| Hall Ticket N | O Question P                                                                                                                                           | aper Code: BES004 |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
|               | NSTITUTE OF AERONAUTICAL ENGINEERI<br>(Autonomous)                                                                                                     | NG                |
| TON FOR UNE   | M.Tech II Semester End Examinations (Regular) - July, 2017<br><b>Regulation: IARE–R16</b><br><b>EMBEDDED SYSTEM ARCHITECTURE</b><br>(Embedded Systems) |                   |
| Time: 3 Hours |                                                                                                                                                        | Max Marks: 70     |
|               | Answer ONE Question from each Unit                                                                                                                     |                   |
|               | All Questions Carry Equal Marks                                                                                                                        |                   |

## $\mathbf{UNIT}-\mathbf{I}$

All parts of the question must be answered in one place only

| 1. | (a) | Illustrate different phases in embedded system design and development process.   | [7M]       |
|----|-----|----------------------------------------------------------------------------------|------------|
|    | (b) | Explain the organization of embedded system board based upon the von Neumann are | chitecture |
|    |     | model.                                                                           | [7M]       |

## (OR)

| 2. | (a) Explain different ISA Models for Instruction-Level Parallelism with an example for each. | [7M] |
|----|----------------------------------------------------------------------------------------------|------|
|    | (b) Write short notes on how to power the embedded hardware.                                 | [7M] |

## $\mathbf{UNIT}-\mathbf{II}$

| 3. | (a) Give the comparison among von Neumann and Harvard processor architectures. | [7M] |
|----|--------------------------------------------------------------------------------|------|
|    | (b) Enumerate the concept of ripple-carry adder by taking an example.          | [7M] |

# (OR)

| 4. | (a) Explain different types of on-chip program memory(ROM).                       | [7M] |
|----|-----------------------------------------------------------------------------------|------|
|    | (b) What is serial interface? Explain different schemes serial i/o communication. | [7M] |

## $\mathbf{UNIT}-\mathbf{III}$

| 5. | (a) | Explain the most common cache selection and replacement schemes in board memory. | [7M] |
|----|-----|----------------------------------------------------------------------------------|------|
|    | (b) | Briefly discuss the solutions for improving the bandwidth of main memory.        | [7M] |

# (OR)

| 6. | (a) | Illustrate different phases in PCI transactions showing how PCI signals are used for transm | ission |
|----|-----|---------------------------------------------------------------------------------------------|--------|
|    |     | of information.                                                                             | [7M]   |
|    | (b) | Briefly discuss about the bus performance with some limitations.                            | [7M]   |

#### $\mathbf{UNIT}-\mathbf{IV}$

- 7. (a) Explain different phases in point to point protocol highlighting connection states and events.
  - (b) Write the SMTP pseudocode implemented in an e-mail application on a client device. [7M]

### (OR)

- 8. (a) Give the comparison among TCP/IP, OSI Models and Embedded Systems Model with the help of diagram. [7M]
  - (b) Write the pseudocode to demonstrates a sample UDP pseudocode algorithm for processing an incoming datagram. [7M]

#### $\mathbf{UNIT}-\mathbf{V}$

- 9. (a) Explain four base structural types of the "4+1" model. [7M]
  - (b) Enumerate C example compilation/linking steps and object file results with the help of diagram. [7M]

### (OR)

| 10. | (a) | Explain different varieties of quality-attribute and architecture-oriented approaches to | Analyze |
|-----|-----|------------------------------------------------------------------------------------------|---------|
|     |     | and evaluate the Architecture.                                                           | [7M]    |
|     | (b) | Briefly discuss different stages of Creating an Embedded System Architecture.            | [7M]    |

 $-\circ\circ\bigcirc\circ\circ-$ 

[7M]