# **INSTITUTE OF AERONAUTICAL ENGINEERING** (Autonomous) Dundigal, Hyderabad - 500 043 ## INFORMATION TECHNOLOGY # **DEFINITIONS AND TERMINOLOGY QUESTION BANK** | Course Title | MICROPROCESSORS AND INTERFACING | |----------------|----------------------------------------------| | Course Code | AECB55 | | Program | B.Tech | | Semester | FIVE | | Branch | Information Technology | | Section | A & B | | Course Type | Open Elective-1 | | Academic Year | 2020 - 2021 | | Course Faculty | Ms. B Lakshmi Prasanna, Assistant Professor, | #### **OBJECTIVES:** | The stu | The students will try to learn: | | | | | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | I | The architecture and operation of microprocessors and microcontrollers. | | | | | | II | The programming and interfacing of Intel microprocessors, microcontrollers to design processor and controller based circuits. | | | | | | III | The applications of microprocessors and microcontrollers in the field of Communications, Electronic measurement, control systems, Consumer electronics industry and other real-time systems. | | | | | #### **COURSE OUTCOMES:** | After suc | After successful completion of the course, Students will be able to: | | | | | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--| | CO No | Course Outcomes | Knowledge<br>Level<br>(Bloom's<br>Taxonomy) | | | | | CO 1 | <b>Outline</b> the internal architecture of 8085, 8086 and 8051 microcomputers to study the functionality. | Understand | | | | | CO 2 | <b>Illustrate</b> the organization of registers and memory in 8086 for programming and memory allocation within processor. | Understand | | | | | CO 3 | <b>Explain</b> various addressing modes and instruction set of target microprocessor and microcontroller useful for writing assembly language programs. | Understand | | | | | CO 4 | <b>Distinguish</b> between minimum mode and maximum mode operation of 8086 microprocessor with timing diagrams. | Analyze | | | | | CO 5 | <b>Interpret</b> the functionality of various types of interrupts and their structure for controlling the processor or controller and program execution flow. | Understand | | | | | CO 6 | <b>Demonstrate</b> the internal architecture and various modes of operation of the devices used for interfacing memory and I/O devices with microprocessor. | Understand | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | CO 7 | <b>Choose</b> an appropriate data transfer scheme and hardware to perform serial data transfer among the devices. | Apply | | CO 8 | <b>Outline</b> the salient features of 80286, 80386 and RISC processors in relation to basic 8086 microprocessor. | Understand | | CO 9 | <b>Illustrate</b> the paging operation and segmentation of advanced microprocessors for memory management. | Understand | | CO 10 | <b>Interpret</b> the internal building blocks and registers of 8051 microcontroller used to perform serial data transfer, timer operation, interfacing of memory and I/O devices. | Understand | | CO 11 | <b>Build</b> necessary hardware and software interface using microcomputer based systems to provide solution for real world problems. | Apply | # **DEFINITIONS AND TERMINOLOGY QUESTION BANK** | S.No | Question | Answer | Blooms<br>Taxonomy<br>Level | Course<br>Outcome | |------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------| | | INTEROPTION | MODULE-I | EGGOD | | | 1 | What is a microprocessor? | A processor on a single integrated circuit. In the world of personal computers, the terms microprocessor and CPU are used | Remember | CO 1 | | | | interchangeably. | | ~~~ | | 2 | What is assembler directives? | Assembler directives directs the assembler to do something. As the name says, it directs the assembler to do a task. | Remember | CO 3 | | 3 | What is define byte (DB) directive? | Define Byte [DB] directive defines the byte type variable. | Remember | CO 3 | | 4 | What is an Input device? | A device that allows input of information to a computer. | Remember | CO 1 | | 5 | What is an Interface? | Interfacing a microprocessor is to connect it with various peripherals to perform various data operations and controlling of the devices. | Remember | CO 1 | | 6 | What is a CISC processor? | CISC stands for Complex Instruction Set Computer. It is designed to minimize the number of instructions per program, ignoring the number of cycles per instruction. | Remember | CO 1 | | 7 | What is define word (DW) directive? | Define Word [DW] directive defines items that are one word (two bytes) in length. | Remember | CO 3 | | 8 | Define addressing modes? | The term addressing modes refers to the way in which the operand of a instruction is specified. | Remember | CO 3 | | 9 | Define ALU? | An arithmetic logic unit (ALU) is a digital circuit used to perform arithmetic and logic operations. | Remember | CO 1 | | 10 | What is an Instruction format? | The assembler processes an Instruction it converts the instruction from its mnemonics form to standard machine language format called the "Instruction format". | Remember | CO 3 | | 12 | What is speed of a microprocessor? | Time required executing a basic instruction | Remember | CO 1 | | 13 | What is define ten bytes (DT) directive? | Define Ten bytes [DT] is used to define the data items that are 10 bytes long. | Remember | CO 3 | | 14 | Define assembler? | Assembler converts instructions written in low-level symbolic code into machine code. | Remember | CO 3 | | 15 | Define Program? | Program is a set of instruction used to perform a task. | Remember | CO 3 | |----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | 16 | Define Instruction? | Instruction is a command to the microprocessor to perform a task. | Remember | CO 3 | | 17 | Define Mnemonics? | Mnemonics is an abbreviation for each binary instruction word | Remember | CO 3 | | 18 | What is architecture? | Architecture is the study of internal logic circuitry. | Remember | CO 1 | | 19 | What is a control unit? | Provides necessary timing and control signals to all the operation of the microprocessor and microprocessor system | Remember | CO 1 | | 20 | What is a system bus? | System bus is used for communication path between Microprocessor and peripherals. System bus is a group of wires used to carry the information bits. | Remember | CO 1 | | 21 | What is assume directive? | The ASSUME directive is used to tell the assembler that the name of the logical segment should be used for a specified segment. | Remember | CO 3 | | 22 | What is PROC directive? | The PROC directive is used to identify the start of a procedure. The term near or far is used to specify the type of the procedure. | Remember | CO 3 | | 23 | What is a pre-fetch unit? | The pre-fetch Unit decides when to order data and instructions from the Instruction Cache or the computer's main memory based on commands or the task at hand. | Remember | CO 1 | | 24 | What is a decode unit? | The Decode Unit decodes or translates complex machine language instructions into a simple format understood by the Arithmetic Logic Unit (ALU) and the Registers. This makes processing more efficient. | Remember | CO 1 | | 25 | What is a flag register? | Flag Register shows the status of the microprocessor before/after an operation. | Remember | CO 2 | | 26 | What is a carry flag? | Carry Flags set if there is a carry or borrow from arithmetic operation | Remember | CO 2 | | 27 | What is a program counter? | Program Counter (PC)is a register that is used to control the sequencing of the execution of instructions. This register always holds the address of the next instruction | Remember | CO 1 | | 28 | What is a stack? | Stack is an area of memory identified by the programmer for temporary storage of information. | Remember | CO 1 | | 29 | What is an address bus? | Address bus carries the address, which is a unique binary pattern used to identify a memory location or an I/O port. | Remember | CO 1 | | 30 | What is even directive? | EVEN directive instructs the assembler to increment the location of the counter to the next even address if it is not already in the even address. | Remember | CO 3 | | 31 | List few Assembly Controls? | JMP Jump; Intel 80×86; unconditional jump (near [relative displacement from PC] or far; direct or indirect [based on contents of general purpose register, memory location, or indexed]) Jump Conditionally; Intel 80×86; conditional jump (near [relative displacement from PC] or far; direct or indirect [based on contents of general purpose register, memory location, or | Remember | CO 3 | | _ | | | , | | |-----|-----------------------------|----------------------------------------------------------------------------|----------|------| | | | indexed]) based on a tested condition: | | | | | | JA/JNBE, JAE/JNB, JB/JNAE, JBE/JNA, | | | | | | JC, JE/JZ, JNC, JNE/JNZ, JNP/JPO, JP/JPE, | | | | | | JG/JNLE, JGE/JNL, JL/JNGE, JLE/JNG, | | | | | | JNO, JNS, JO, JS | | | | 32 | What is a segment register? | The segment registers stores segment base | Remember | CO 2 | | | | address of the memory segment. | | | | 33 | What is a ready signal | This is the acknowledgment from the slow | Remember | CO 1 | | | | devices (or) memory that they have | | | | | | completed the data transfer. | | | | 34 | What is ALE? | ALE -Address Latch Enable: This signal | Remember | CO 1 | | | | indicates the availability of the valid address | | | | | | on the address / data lines. | | | | 35 | What is DEN signal? | DEN signal indicates the availability of valid | Remember | CO 1 | | | | data over the address / data lines. | | | | 36 | What is a numeric | The numeric processor 8087 is a coprocessor | Remember | CO 1 | | | processor? | which has been designed to work under the | | | | | | control of the processor 8086 and offer it | | | | | | additional numeric processing capabilities. | | | | 37 | Define bit. | Bit is the smallest unit of memory storage. | Remember | CO 1 | | 38 | What is Von Neumann | Data and instructions stored in a single | Remember | CO 1 | | L | Architecture? | memory unit | | | | 39 | What is Harvard | Data and instructions stored in a separate | Remember | CO 1 | | | Architecture | memory units | | | | 40 | What is Assembly | The processor instruction set provides the | Remember | CO 3 | | | Arithmetic Instructions? | instructions ADD, SUB, MUL, DIV, INC, | | | | | | and DEC to perform arithmetic operations | | | | | | which tests according to the need of the | | | | 4.4 | **** | program. | | | | 41 | What are general purpose | The general purpose registers are used to | Remember | CO 2 | | | registers | store temporary data in the time of different | | | | | | operations in microprocessor. 8086 has eight | | | | | | general purpose registers. AX,BX,CX,DX | | | | 42 | List out all Pointer and | are general purpose registers The pointers will always store some address | Remember | CO 2 | | 42 | Index registers | or memory location. In 8086 | Kemember | CO 2 | | | index registers | Microprocessor, they usually store the offset | | | | | | through which the actual address is | | | | | | calculated. IP,BP,SP are Pointer registers | | | | | | and SI,DI are registers | | | | | | MODULE-II | | | | | Ol | PERATION OF 8086 AND INTERRUPTS | | | | 1 | What is pipelining? | A technique used in advanced | Remember | CO 4 | | | | microprocessors where the microprocessor | | | | | | begins executing a second instruction before | | | | | | the first has been completed | <u> </u> | | | 2 | What is a clock speed? | The clock speed determines how many | Remember | CO 4 | | | | instructions per second the processor can | | | | | | execute | | | | 3 | What is a coprocessor? | A coprocessor is a specially designed | Remember | CO 4 | | | | microprocessor, which can handle its | | | | | | particular function many times faster than | | | | | | the ordinary microprocessor. | | | | 4 | What is an ISR? | ISR (Interrupt Service Routine)is a short | Remember | CO 5 | | | | program to instruct the microprocessor on | | | | | **** | how to handle the interrupt. | | | | 5 | What is versatility? | The microprocessors are versatile as the | Remember | CO 4 | | | | same chip can be used in a number of | | | | 1 | | | | | | | | applications by configuring the software | | | |----|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | 6 | What is a register? | program. The Registers are a mini-storage area for data used by the Arithmetic Logic Unit (ALU) to complete the tasks the Control Unit has requested. | Remember | CO 4 | | 7 | What are the modes in which 8086 can operate? | The 8086 can operate in two modes and they are minimum (or uniprocessor) mode and maximum (or multiprocessor) mode. | Remember | CO 4 | | 8 | What are the hardware interrupts of 8086? | The interrupts of 8086 are INTR and NMI. The INTR is general maskable interrupt and NMI is non-maskable interrupt. | Remember | CO 5 | | 9 | What is machine instruction? | Machine instruction is binary code for processing by hardware. | Remember | CO 4 | | 10 | What is machine cycle? | A machine cycle consists of the steps that a computer's processor executes whenever it receives a machine language instruction. The cycle consists of three standard steps: fetch, decode and execute. | Remember | CO 4 | | 11 | Which Interrupt Has The Highest Priority? | TRAP has the highest priority. | Remember | CO 5 | | 12 | What is interrupt? | An interrupt is a signal sent to the processor that interrupts the current process. It may be generated by a hardware device or a software program. | Remember | CO 5 | | 13 | What Is Assembly Condition Codes? | Condition codes are the list of possible conditions that can be tested during conditional instructions. Typical conditional instructions include: conditional branches, conditional jumps, and conditional subroutine calls. Some processors have a few additional data related conditional instructions, and some processors make every instruction conditional. Not all condition codes available for a processor will be implemented for every conditional instruction. | Remember | CO 4 | | 14 | What are Maskable/Non-Maskable Interrupt? | An interrupt that can be disabled by writing some instruction is known as Maskable Interrupt otherwise it is called Non-Maskable Interrupt. | Remember | CO 5 | | 15 | What is Assembly Numbers? | Numerical data is generally represented in binary system. Arithmetic instructions operate on binary data. When numbers are displayed on screen or entered from keyboard, they are in ASCII form. | Remember | CO 4 | | 16 | What is IRQ? | IRQ Stands for "Interrupt Request." PCs use interrupt requests to manage various hardware operations. Devices such as sound cards, modems, and keyboards can all send interrupt requests to the processor. | Remember | CO 4 | | 17 | What is NMI? | It is a single non-maskable interrupt pin (NMI) having higher priority than the maskable interrupt request pin (INTR) and it is of type 2 interrupt. | Remember | CO 4 | | 18 | List out all dedicated Interrupts? | TYPE 0 interrupt represents division by zero situation. TYPE 1 interrupt represents single-step | Remember | CO 5 | | | | | T | | |-----|----------------------------|---------------------------------------------------------------------------|----------|------| | | | execution during the debugging of a | | | | | | program. | | | | | | TYPE 2 interrupt represents non-maskable | | | | | | NMI interrupt. | | | | | | TYPE 3 interrupt represents break-point | | | | | | interrupt. | | | | | | TYPE 4 interrupt represents overflow | | | | 19 | What are reserved | interrupt. | Remember | CO 5 | | 19 | | The interrupts from Type 5 to Type 31 are reserved for other advanced | Remember | CO 3 | | | Interrupts? | | | | | 20 | What are available | microprocessors. Interrupts from 32 to Type 255 are available | Remember | CO 5 | | 20 | Interrupts? | for hardware and software interrupts. | Kemember | CO 3 | | 21 | What is Assembly | A recursive procedure is one that calls itself. | Remember | CO 4 | | 21 | Recursion? | There are kind of recursion: direct and | Remember | CO 4 | | | Recursion: | indirect. | | | | | | In direct recursion, the procedure calls itself | | | | | | and in indirect recursion, the first procedure | | | | | | calls a second process, which in turn calls | | | | | | the first procedure. | | | | 22 | Define Cross- compiler? | A program runs on one machine and | Remember | CO 4 | | | <b>r</b> | executes on another is called as cross- | | | | | | compiler. Programs which compile on One | | | | | | Machine and Execute on Another machine | | | | | | is called cross compiler. | | | | 23 | What are the three groups | Dedicated interrupts (INT 0 to INT 4) | Remember | CO 5 | | | in Interrupt Vector Table? | Reserved interrupts (INT 5 to INT 31) | | | | | | Available interrupts (INT32 to INT 225) | | | | 24 | What are DOS and BIOS | DOS and BIOS interrupts are used to | Remember | CO 5 | | | Interrupts? | perform some very useful functions, such as | | | | | | displaying data to the monitor, reading data | | | | | | from keyboard, etc. | | | | | | They are used by identifying the interrupt | | | | | | option type, which is the value stored in | | | | | | register AH and providing, whatever extra | | | | 2.7 | *** | information that the specific option requires. | | | | 25 | What is the function of | INT 21H is DOS interrupt to input | Remember | CO 5 | | | INT 21h? | information from the keyboard and display | | | | 26 | What is the formation of | it on the screen | Domos-1 | CO 5 | | 26 | What is the function of | INT 10h is BIOS Interrupt. Manipulation of | Remember | CO 5 | | | INT 10h? | screen text or graphics is done through INT | | | | | | 10h.Changing the colour of the characters or | | | | | | background ,clearing screen, changing the location of cursor will be done | | | | 27 | What is Assembly | Assembly language programming is a low- | Remember | CO 5 | | 21 | Language Programming? | level programming language for a computer | Kemember | COS | | | Language Frogramming! | or other programmable device specific to a | | | | | | particular computer architecture in contrast | | | | | | to most high-level programming languages, | | | | | | which are generally portable across multiple | | | | | | systems. Assembly language is converted | | | | | | into executable system code through a utility | | | | | | application called an assembler like NASM, | | | | | | MASM, etc. | | | | 28 | What are the advantages of | Advantages of using assembly language are | Remember | CO 5 | | | Assembly Language | It requires less memory and execution time; | | 203 | | | Programming? | It allows hardware-specific complex jobs | | | | | 6 | in an easier way; | | | | | | It is suitable for time-critical jobs; | | | | | | It is most suitable for writing interrupt | | | | | | | | | | | | provider routines and different memory | | | |----|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | | | resident programs. | | | | 29 | What are the features of processor? | The main internal hardware of processor consists, external memory, registers, control unit, and ALU. Registers are processor components that hold information and address. To execute a program, the system copies it from the external device into the internal memory. The processor executes the program instructions. | Remember | CO 4 | | 30 | What is the fundamental unit in computer or processor storage? | The fundamental unit of computer storage is a bit; it could be ON (1) or OFF (0). According to the rule of parity, the number of bits that are ON (1) in each byte should always be odd. The parity bit is used to make the number of bits in a byte odd. If the parity is even, the system assumes that there had been a parity error (though rare), which might have been caused due to hardware fault or electrical disturbance. | Remember | CO 4 | | 31 | Give an example of hexadecimal conversion to binary? | Hexadecimal number considered is (FAD8)H its equal binary form is - (1111 1010 1101 1000)B | Remember | CO 4 | | 32 | What is the function of INT 11h? | INT 11h is BIOS Interrupt. This interrupt is used to determine the type of equipment installed in the system. | Remember | CO 5 | | 33 | What Is Non-maskable Interrupts? | An interrupt which can be never be turned off (ie.disabled) is known as Non-Maskable interrupt. | Remember | CO 5 | | 34 | What is the function of INT 12h? | INT 12h is BIOS Interrupt. This interrupt is used to obtain the memory size present in the system. | Remember | CO 5 | | 35 | What is the function of INT 14h? | INT 14h is BIOS Interrupt. This interrupt controls serial communication ports attached to the computer. | Remember | CO 5 | | 36 | What is INT21H? | INT 21H is used to call DOS Function. | Remember | CO 5 | | 37 | What is the function of INT 15h? | INT 15h is BIOS Interrupt. This interrupt controls various I/O devices interfaced with the computer. | Remember | CO 5 | | 38 | What is base register? | BX is known as the base register, as it may be used in indexed addressing. | Remember | CO 4 | | 39 | What is count register? | CX is known as the counter register. CX registers store the loop count in iterative operations. | Remember | CO 4 | | 40 | Define instruction pointer? | Instruction Pointer (IP)stores the offset address of the next instruction to be done. | Remember | CO 4 | | | | MODULE-III<br>INTERFACING WITH 8086 | | | | 1 | What are the features of 8255A? | The prominent features of 8255A are as follows — It consists of 3 8-bit IO ports i.e. PA, PB, and PC to enhance the flexibility of 8225. Address/data bus must be externally demultiplexed. It is TTL compatible. It has improved DC driving capability. | Remember | CO 6 | | 2 | What is the necessity of 8259A? | In a system, microprocessor may need to perform the following tasks in an efficient | Remember | CO 6 | | | | | I | | |----|---------------------------|-----------------------------------------------|----------|------| | | | way using interrupt: | | | | | | Read ASCII characters from a keyboard on | | | | | | an interrupt basis. | | | | | | Count interrupts from a timer to produce a | | | | | | real time clock of seconds, minutes and | | | | | | hours. | | | | | | Communicate with an A/D converter. | | | | | | Communicate with a display or printer. | | | | | | Detect several emergency signals like power | | | | | | failure etc. on aninterrupt basis. | | | | 3 | What is the function of | The Programmable Interrupt Controller | Remember | CO 6 | | | 8259A? | (PIC) functions as an overall manager in an | | | | | | interrupt-driven system environment. | | | | | | It accepts requests from the peripheral | | | | | | equipment, determines which of the | | | | | | incoming requests is of the highest | | | | | | importance (priority), ascertains whether the | | | | | | incoming request has a higher priority value | | | | | | than the level currently being serviced and | | | | | | issues an interrupt to the CPU based on this | | | | | | determination. | | | | 4 | What is the use of 8251 | Intel's 8251A is a universal synchronous | Remember | CO 6 | | | chip? | asynchronous receiver and transmitter | | | | | <b></b> | compatible with Intel's Processors. | | | | 5 | What are the different | The data transmission between two points | Remember | CO 7 | | | types of methods used for | involves unidirectional or bi- directional | Remember | CO 1 | | | data transmission? | transmission of meaningful digital data | | | | | data transmission. | through a medium. | | | | | | There are basically there modes of data | | | | | | transmission | | | | | | Q: 1 | | | | | | a. Simplex<br>b. Duplex | | | | | | c. Half Duplex | | | | 6 | What are the various | • | Remember | CO 7 | | U | programmed data transfer | Synchronous data transfer | Kemember | CO / | | | methods? | Asynchronous data transfer | | | | | | Interrupt driven data transfer | D 1 | 00.7 | | 7 | What is synchronous data | It is a data method which is used when the | Remember | CO 7 | | | transfer? | I/O device and the microprocessor match in | | | | | | speed. | | | | | | To transfer a data to or from the device, the | | | | | | user program issues a suitable instruction | | | | | | addressing the device. | | | | | | The data transfer is completed at the end of | | | | | *** | the execution of this instruction. | | | | 8 | What is asynchronous data | It is a data transfer method which is used | Remember | CO 7 | | | transfer? | when the speed of an I/O device | | | | | | does not match with the speed of the | | | | | | microprocessor. Asynchronous data transfer | | | | | | is also called as Handshaking. | | | | 9 | What are the functional | The control words of 8251A are divided into | Remember | CO 7 | | | types | two functional types. 1.Mode Instruction | | | | | used in control words of | control word | | | | | 8251A? | 2.Command Instruction control word | | | | 10 | What are the different | The command words of 8259A are classified | Remember | CO 6 | | | types of command words | in two groups, | | | | | used in 8259A? | 1.Initialization command words (ICWs) | | | | | | 2.Operation command words (OCWs) | | | | 12 | What are the types | a. Fully Nested Mode | Remember | CO 6 | | | operating modes of | b. End of Interrupt (EOI) | | | | | . U | 1 \ - / | | | | | 0050 4 0 | | Г | | |----|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | 13 | What is the use of modem control unit in 8251? | c. Automatic Rotation d. Automatic EOI Mode e. Specific Rotation f. Special Mask Mode g. Edge and level Triggered Mode h. Reading 8259 Status i. Poll command j. Special Fully Nested Mode k. Buffered mode l. Cascade mode The modem control unit handles the modem handshake signals to coordinate the communication between the modem and the | Remember | CO 7 | | 14 | What are the internal devices of a typical DAC? | USART. The internal devices of a DAC are R/2R resistive network, an internal latch and current to voltage converting amplifier. | Remember | CO 6 | | 15 | What is settling or conversion time in DAC? | The time taken by the DAC to convert a given digital data to corresponding analog signal is called conversion time. | Remember | CO 6 | | 16 | What are the different types of ADC? | The different types of ADC are successive approximation ADC, counter type ADC flash type ADC, integrator converters and voltage-to-frequency converters. | Remember | CO 6 | | 17 | What is a programmable peripheral device? | If the functions performed by a peripheral device can be altered or changed by a program instruction then the peripheral device is called programmable device. Usually the programmable devices will have control registers. The device can be programmed by sending control word in the prescribed format to the control register. | Remember | CO 6 | | 18 | What is the need for a Port? | The I/O devices are generally slow devices and their timing characteristics do not match with processor timings. Hence the I/O devices are connected to system bus through the ports. | Remember | CO 6 | | 19 | What is handshake port? | In handshake port, signals are exchanged between I/O device and port or between port and processor for checking or informing various condition of the device. | Remember | CO 7 | | 20 | What are the internal devices of 8255? | The internal devices of 8255 are port-A, port-B, port-C and Control register. The ports can be programmed for either input or output function in different operating modes. | Remember | CO 6 | | 21 | What are the operating modes of port -A 8255? | The port-A of 8255 can be programmed to work in anyone of the following operating modes as input or output port. Mode-0: Simple 1/0 port. Mode-1: Handshake 1/0 port Mode-2: Bidirectional 1/0 port | Remember | CO 6 | | 22 | What are the functions performed by port-C of 8255? | The port-C pins are used for handshake signals. Port-C can be used as an 8-bit parallel 1/0 port in mode-0. It can be used as two numbers of 4-bit parallel port in mode-0. The individual pins of port-C can be set or reset for various control applications. | Remember | CO 6 | | 22 | D 6' 1 1 1 0 | | D 1 | GO <b>5</b> | |----|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------| | 23 | Define baud rate? | The baud rate is the rate at which the serial data is transmitted (expressed as bits per second). Baud rate is also defined as I/(Tb - time | Remember | CO 7 | | | | period for a symbol). In some systems, one | | | | | | data bit maybe represented through one | | | | | | symbol. Then, on such occasions, the baud rate and bits/sec are same. | | | | 24 | Define USART? What are | The device which can be programmed to | Remember | CO 7 | | | the functions performed by | perform Synchronous or Asynchronous | | | | | INTEL 8251A? | serial communication is called USART | | | | | | (Universal Synchronous Asynchronous Receiver Transmitter). | | | | | | The INTEL 8251A is an example of | | | | | | USART. | | | | | | The INTEL 8251A is used for serial data | | | | | | transmission or reception either | | | | | | asynchronously or synchronously. The 8251A can be used to interface MODEM for | | | | | | serial communication through telephone | | | | | | lines. | | | | 25 | What are the control words | The control words of 8251A are Mode word | Remember | CO 7 | | | of 8251A and what are its functions? | and Command word. The mode word | | | | | | informs 8251about the baud rate, character length, parity and stop bits. The command | | | | | | word can be send to enable the data | | | | | | transmission and reception. | | | | 26 | What are the functions | The INTEL 8251A is used for converting | Remember | CO 7 | | | performed by INTEL 8251A? | parallel data to serial or vice versa. The data | | | | | 6231A! | transmission or reception can be either asynchronously or synchronously. The | | | | | | 8251A can be used to interface MODEM | | | | | | and establish serial communication through | | | | 27 | XXII | MODEM over telephone lines. | D 1 | CO 7 | | 27 | What is the information that can be obtained from | The status word can be read by the CPU to check the readiness of the transmitter or | Remember | CO 7 | | | the status word of 8251? | receiver and to check the character | | | | | | synchronization in synchronous reception. It | | | | | | also provides information regarding various | | | | | | errors in the data received. The various error conditions that can be checked from the | | | | | | status word are parity error, overrun error | | | | | | and framing error. | | | | 28 | What are the different | 1. Framing Error | Remember | CO 7 | | | types of errors that can occur in asynchronous | <ol> <li>Over run Error</li> <li>Parity Error</li> </ol> | | | | | serial communication? | 5. Tailty Effor | | | | 29 | What is the significance of | This pin is used to select either Control | Remember | CO 7 | | | C/D signal in 8251? | register for configuring or Data bus buffer | | | | 20 | List out different sees | for read /write operations. The different scan modes of 8279 are | Remember | COG | | 30 | List out different scan modes of 8279? | Decoded scan and Encoded scan. In decoded | Keineinber | CO 6 | | | 1110000 01 0217. | scan mode, the output of scan lines will be | | | | | | similar to a 2-to-4 decoder. | | | | | | In encoded scan mode, the output of scan | | | | | | lines will be binary count, and so an external decoder should be used to convert the binary | | | | | | count to decoded output. | | | | 31 | What is de bouncing? | When a key is pressed, it bounces after a | Remember | CO 6 | | | ) | short time. If a key code is generated | | | | | | immediately after sensing a key actuation, | | | |----|-----------------------------------------|-----------------------------------------------------------------------------------------|------------|--------------| | | | then the processor will generate the same | | | | | | key code a number of times.(A key typically | | | | | | bounces for 10 to 20 msec). | | | | | | Hence the processor has to wait for the key bounces to settle before reading the key | | | | | | code. | | | | | | This process is called keyboard de bouncing. | | | | 32 | What is the difference in | If the 8279 is programmed for decoded scan | Remember | CO 6 | | 32 | programming the 8279 for | then the output of scan lines will be decoded | Remember | 200 | | | encoded scan and decoded | output and if it is programmed for, encoded | | | | | scan? | scan then the output of scan lines will be | | | | | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 | binary count. In encoded mode, an external | | | | | | decoder should be used to decode the scan | | | | | | lines. | | | | 33 | What is scanning in | The process of sending a zero to each row of | Remember | CO 6 | | | keyboard and what is scan | a keyboard matrix and reading the columns | | | | | time? | for key actuation is called scanning. | | | | | | The scan time is the time taken by the | | | | | | processor to scan all the rows one by one | | | | | | starting from first row and coming back to | | | | 24 | What are the tester | the first row again. | Doma-1 | CO 6 | | 34 | What are the tasks involved in keyboard | The tasks involved in keyboard interfacing are sensing a key actuation, de bouncing the | Remember | CO 6 | | | interface? | key and generating key codes (Decoding the | | | | | merrace: | key). | | | | | | These tasks are performed by software if the | | | | | | keyboard is interfaced through ports and | | | | | | they are performed by hardware if the | | | | | | keyboard is interfaced through 8279. | | | | 35 | What is meant by 2-key | 2-Key Lockout: When two keys are pressed | Remember | CO 6 | | | lockout and N-key | simultaneously, one key pressed first will be | | | | | rollover? | recognized and code will be generated. | | | | | | N-Key Rollover: When a key is pressed | | | | | | continuously, the same key will be | | | | | | recognized several times, after each de | | | | 26 | What Board | bounce. | <b>D</b> 1 | G0. <b>5</b> | | 36 | What is RS-232C | The RS232C is a serial bus consisting of a | Remember | CO 7 | | | Standard? | maximum of 25 signals, which are | | | | | | standardized by EIA (Electronic Industry | | | | | | Association). The first 9 signals are sufficient for most of the serial data | | | | | | transmission. | | | | 37 | What is Memory | If any instruction is executed then we | Remember | CO 6 | | 37 | interfacing in 8086 | require microprocessor to access the | rtomemeer | | | | microprocessor? | memory in order to read the instruction | | | | | * | codes and the stored data in the memory. So, | | | | | | to read from the memory and write in | | | | | | registers this memory and microprocessor | | | | | | need some signals. | | | | | | There are some key factors that are required | | | | | | in interfacing process to match with the | | | | | | memory requirements and microprocessor | | | | | | signals. So, the interfacing circuit must be | | | | | | designed in such a way that it should match with the memory signal requirements and | | | | | | the signals of the microprocessor. | | | | 38 | What is I/O Interfacing in | IO interfacing is the communication | Remember | CO 6 | | 50 | 8086 microprocessor? | between various devices like keyboard, | Remember | | | | 2 3 3 3 maroprocessor. | mouse, printer, etc. It is a set of registers | | | | | | | ı | | | | | where CPU communicates and controls the | | | |------|---------------------------------------------|------------------------------------------------------|---------------|------| | | | I/O device with the help of reading and | | | | | | writing registers. | | | | | | These registers are connected to the CPU | | | | | | using buses. So, in order to interface | | | | | | between keyboard and other devices with | | | | | | the microprocessor latches and buffers are | | | | | | used. This type of interfacing is known as | | | | | | I/O interfacing. | | | | 39 | What are the Ways of | There are two ways of communication in | Remember | CO 7 | | | Communication – | which the microprocessor can connect with | | | | | Microprocessor with the | the outside world. | | | | | Outside World? | <ul> <li>Serial Communication Interface</li> </ul> | | | | | | <ul> <li>Parallel Communication interface</li> </ul> | | | | 40 | What is programmable | It is a specially designed type of | Remember | CO 6 | | | keyboard? | programmable keyboard/display controller | 1101110111001 | | | | neyeoura. | launched by Intel which helps in interfacing | | | | | | the keyboard with the CPU. It identifies any | | | | | | type of key that has been pressed with the | | | | | | help of scanning. It then sends the response | | | | | | of the pressed key to the CPU and vice-a- | | | | | | - | | | | 41 | How Many Wove the | Versa. The Kayboard can be interfaced in two | Remember | CO 6 | | 41 | How Many Ways the<br>Keyboard is Interfaced | The Keyboard can be interfaced in two | Kemember | | | | with the CPU? | modes that is either in the interrupt or the | | | | | with the CPU? | polled mode. | | | | | | In the Interrupt mode, whenever any key is | | | | | | pressed then the request is sent by the | | | | | | processor, otherwise the CPU will continue | | | | | | to follow with its main task. In the Polled | | | | | | mode, the CPU periodically reads an | | | | | | internal flag of 8279 and checks whether | | | | | | any key is pressed or not with any pressure | | | | - 10 | YY D 0070 YY 1 | exerted by the key. | | | | 42 | How Does 8279 Keyboard | The keyboard which acts as an input device | Remember | CO 6 | | | Work? | contains maximum of 64 keys. With the help | | | | | | of keyboard the user can perform various | | | | | | types of tasks. | | | | | | Certain specific key-codes are used where | | | | | | text is entered as an input with the keyboard. | | | | 43 | What is 8257 DMA | 8257 DMA stands for 4-channel Direct | Remember | CO 6 | | | controller? | Memory Access. It is specially designed by | | | | | | Intel for data transfer at the highest speed. | | | | | | With the use of a DMA controller, the | | | | | | device sends requests to the CPU to hold its | | | | | | data, sequential memory address and control | | | | | | bus, which helps the device to transfer data | | | | | | directly to/from the memory. | | | | | | The DMA data transfer is initiated only after | | | | | | receiving HLDA signal from the CPU. | | | | 44 | How DMA Operations are | Primarily, when any device requires to send | Remember | CO 6 | | | Performed? | data between the device and the memory, | | | | | | the device need to send DMA request | | | | | | (DRQ) to DMA controller. The DMA | | | | | | controller sends Hold request (HRQ) to the | | | | | | CPU and waits for the CPU to assert the | | | | | | HLDA signal. | | | | | | Then the microprocessor tri-states all the | | | | | | data bus, address bus, and control bus. The | | | | | | CPU leaves the control over bus and | | | | | | 31 3 leaves the control over bus and | | | | | | | | | | | | acknowledges the HOLD request through | | | |----|--------------------------------|-----------------------------------------------------------------------------------------|----------|-------------| | | | HLDA signal. | | | | 45 | What are the features of | The prominent features of 8257 – | Remember | CO 6 | | | 8257? | It has four channels which can be exhibited over four I/O devices. Each channel has 16- | | | | | | bit address and 14-bit counter. | | | | | | Data transfer of each channel can be taken | | | | | | up to 64kb. Each channel can be | | | | | | programmed independently. | | | | | | Each channel can perform certain specific | | | | | | actions i.e., read transfer, write transfer and | | | | 46 | What is Programmable | verify transfer operations. The 8255A is generally seen as 8-bit | Remember | CO 6 | | 40 | Peripheral Interface? | bidirectional data buffer, which is specially | Remember | CO 0 | | | Tempherar interrace. | designed to transfer the data with the | | | | | | execution of input output instructions | | | | | | requested by the CPU. It has the ability to | | | | | | use with almost any microprocessor. | | | | | | It consists of three 8-bit bidirectional I/O | | | | | | ports (24 I/O lines) which can be configured with their different functional | | | | | | characteristics, each possessing unique | | | | | | features to upgrade the flexibility of 8255. | | | | 47 | What are the different | 8255A consists of three ports, i.e., PORT A, | Remember | CO 6 | | | Ports of 8255A? | PORT B, and PORT C. | | | | | | <b>Port A</b> contains one 8-bit output latch/buffer | | | | | | and one 8-bit input buffer possessing both | | | | | | pull-up and pull-down devices present in Port A. | | | | | | Port B is similar to PORT A. | | | | | | Port C can be split into two parts, i.e. PORT | | | | | | C lower (PC0-PC3) and PORT C upper | | | | | | (PC7-PC4) with the help of control word. | | | | 48 | What are the Operating | <b>Mode 0</b> – In this mode, Port A and B is used | Remember | CO 6 | | | Modes in 8255A? | as two 8-bit ports and Port C as two 4-bit | | | | | | ports. Mode 1 – In this mode, Port A and B are | | | | | | used as 8-bit I/O ports. They can be | | | | | | configured as either input or output ports. | | | | | | Mode 2 – In this mode, Port A can be | | | | | | configured as the bidirectional port and Port | | | | 40 | XX71 | B can be available in Mode 0 or Mode 1. | D 1 | CO. 7 | | 49 | What is the voltage level used | The voltage levels are | Remember | CO 7 | | | in RS232C standard? | Logic LOW (0): -3V to -15V Logic HIGH<br>(1): +3V to +15V | | | | | m Rozsze standara. | Commonly used voltage levels are +12V | | | | | | (logic HIGH) and –12V (logic LOW). | | | | | | MODULE-IV | | | | 1. | What is Intel 80286? | ADVANCED MICRO PROCESSORS The Intel 80286 was a 16-bit microprocessor | Remember | CO 8 | | 1. | 11 Hat 15 HHC1 00200! | chip introduced in 1982. The 80286 chip | Remember | 200 | | | | contained a 24-bit address bus, capable of | | | | | | accessing up to 16 MB (megabytes) of RAM | | | | | | (random access memory) and multitasking, | | | | | D (1) | the OS. | | <b>60</b> ° | | 2. | Define segment | Segment descriptors are a part of the | Remember | CO 8 | | | descriptor? | segmentation unit, used for translating a logical address to a linear address. | | | | 3. | Define machine status | The machine status word consists of four | Remember | CO 8 | | | word? | flags used for the LMSW and SMSW | | | | | | | | | | | | instructions which are available in the | | | |-----|--------------------------------------------|----------------------------------------------------------------------------------------|----------|------| | | | instructions which are available in the instruction set of 80286 to write and read the | | | | | | | | | | 4 | XX/1 ( 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | MSW in real address mode. | D 1 | CO 0 | | 4. | What is protected virtual | When the 80286 is reset, it always starts its | Remember | CO 8 | | | address mode? | execution in real address mode, where in it | | | | | | performs the initialization of the IP, | | | | | | peripheral, enables interrupts, sets up | | | | | | descriptor tables and then it prepares for | | | | | 75 07 | entering the protected virtual address mode. | D 1 | GO 0 | | 5. | Define swapping? | The procedure of fetching the chosen | Remember | CO 9 | | | | program segments or data from the | | | | | | secondary storage into the physical memory | | | | _ | <b>D</b> (1) | is swapping | | | | 6. | Define unswapping? | The procedure of storing back the partial | Remember | CO 8 | | | | results or data back on to the secondary | | | | | | storage is called unswapping. | | | | 7. | Define descriptor? | The segments or pages have been associated | Remember | CO 8 | | | | with a data structure known as a descriptor. | | | | | | The descriptor contains information on the | | | | | | page, and also carry relevant information | | | | | | regarding a segment, and its access rights. | | | | 8. | What is page table cache? | The storage of 32 recently accessed page | Remember | CO 9 | | | | table entries to optimize the time, is known | | | | | | as page table cache. | | | | 9. | What are gate descriptors? | The descriptors that are used for subroutines | Remember | CO 9 | | | | and interrupt service routines are gate | | | | | | descriptors. | | | | 10. | What is system segment | The 80286 has system segment descriptor, | Remember | CO 8 | | | descriptor? | that is used for special system data | | | | | - | segments, and control transfer operations. | | | | 11. | What is interrupt gate and | The gate that is used to specify a | Remember | CO 9 | | | trap gate? | corresponding service routine is interrupt | | | | | | gate and trap gate. | | | | 12. | What is task gate? | The gate that is used to switch from one task | Remember | CO 9 | | | 8 | to another is task gate. | | | | 13. | What is call gate? | The word count field is only used by a call | Remember | CO 9 | | | C | gate descriptor, to indicate the number of | | | | | | bytes to be transferred from the stack of the | | | | | | calling routine to the stack of the called | | | | | | routine. | | | | 14. | Define cache memory. | The memory that maintains the | Remember | CO 9 | | | ĵ | most frequently required data for execution | | | | | | in a high speed memory is called cache | | | | | | memory. | | | | 15. | What is local and global | The Global Descriptor Table (GDT) is a | Remember | CO 8 | | | descriptor? | data structure used by Intel x86-family | | | | | P | processors starting with the 80286 in order to | | | | | | define the characteristics of the various | | | | | | memory areas used during program | | | | | | execution, including the base address, the | | | | | | size, and access privileges like executability | | | | | | and writability. These memory areas are | | | | | | called <i>segments</i> in Intel terminology. | | | | | | A Local Descriptor Table (LDT) is a | | | | | | memory table used in the x86 | | | | | | architecture in protected mode and | | | | | | containing memory segment descriptors, just | | | | | | like the GDT: address start in linear | | | | | | memory,size,executability,writability,access | | | | | | privilege, actual presence in memory, etc. | | | | | | principo, actuar proponer in memory, etc. | | | | 16 | Define Interment Descriptor | The interrupt descriptor table (IDT) | Remember | CO 9 | |-------|------------------------------------|----------------------------------------------------------------|----------|------| | 16. | Define Interrupt Descriptor Table? | associates each interrupt or exception | Remember | CO9 | | | rable? | identifier with a descriptor for the | | | | | | instructions that service the associated event. | | | | | | Like the GDT and LDTs, the IDT is an array | | | | | | of 8-byte descriptors. Unlike the GDT and | | | | 17. W | | LDTs, the first entry of the IDT may contain | | | | | | a descriptor | | | | | What is privilege? | The privilege mechanism controls the access | Remember | CO 8 | | 1/. | what is privilege: | to descriptors and Hence to the | Kemember | CO 0 | | | | • | | | | 10 | D-6: 1:-1-9 | corresponding segments of the task. | Remember | CO 9 | | 18. | Define descriptor cache? | To allow for fast accesses to segmented | Remember | 009 | | | | memory, the 80286 processor keeps a copy | | | | | | of each segment descriptor in a special | | | | | | descriptor cache. This saves the processor | | | | | | from accessing the GDT for every memory | | | | | | access made. | | | | 19. | What is GDT? | The Global Descriptor Table or GDT is a | Remember | CO 8 | | | | data structure used by Intel x86- family | | | | | | processors starting with the 80286 in order to | | | | | | define the characteristics of the various | | | | | | memory areas used during program | | | | | | execution, including the base address, the | | | | | | size and access privileges like execute- | | | | | | ability and write-ability. | | | | 20. | What is LDT? | There is also a Local Descriptor Table | Remember | CO 8 | | 20. | What is LD1: | (LDT). While the LDT contains memory | Kemember | CO 0 | | | | segments which are private to a specific | | | | | | | | | | | | program, the GDT contains global segments. | | | | 21. | What is LLDT? | The instruction that loads a selector which | Remember | CO 8 | | | | refers to a local descriptor table, containing | | | | | | the base address and limit for LDT is | | | | | | LLDT | | | | 22. | What happens when 80286 | | Remember | CO 8 | | | is reset? | execution in real addressing mode. | | | | 23. | What is context switching? | This context switch may be initiated at fixed | Remember | CO 9 | | 25. | what is context switching: | time intervals (pre-emptive multitasking),or | Kemember | CO | | | | the running program may be coded to signal | | | | | | | | | | | | to the supervisory software when it can be | | | | 2.1 | **** | interrupted in multitasking. | D 1 | | | 24. | Which unit is used for | The execution unit has eight general purpose | Remember | CO 8 | | | handling data, and | and eight special purpose registers, which are | | | | | calculates offset address? | either | | | | | | used for handling the data or calculating the | | | | | | offset addresses. | | | | 25. | What is instruction | The process of fetching the instructions in | Remember | CO 8 | | | pipelining? | advance and storing in the queue is called | | | | | | instruction pipelining. | | | | 26. | What is the advantage of | The advantage of paging scheme is that the | Remember | CO 9 | | | pages in paging? | complete segment of a task need not be in | | | | | 1 .0 L | the physical memory at any time. Only a few | | | | | | pages of the segments, which are required | | | | | | currently for the execution, need to be | | | | | | | | | | | | available in | | | | | | available in | | | | 27 | What is many table and a | the physical memory. | Domombos | CO 0 | | 27. | What is page table cache? | the physical memory. The storage of 32 recently accessed page | Remember | CO 9 | | 27. | What is page table cache? | the physical memory. | Remember | CO 9 | | 28. | Which test register(s) that is provided by 80386 | Two test registers are provided by 80386 for page caching, namely test control and test | Remember | CO 8 | |-----|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | 29. | for page caching? Which flag bits that indicate the privilege level of current IO operations | status registers. The IOPL flag bits indicate the privilege level of current IO operations. | Remember | CO 8 | | 30. | Define integer data type? | The representation of 8-bit or 16-bit signed binary operands using 2's complement is integer data type. | Remember | CO 8 | | 31. | What is LGDT? | The LGDT (load global descriptor table register) loads 6 bytes from a memory block, pointed to the effective address of the operand, into global descriptor table register. | Remember | CO 8 | | 32. | Define virtual memory. | To the user, there exists a very large logical memory space, which is actually not available called virtual memory. This does not exist physically in a system. It is however, possible to map a large virtual memory space onto the real physical memory. | Remember | CO 9 | | 33. | What are the features of 80286? | <ul> <li>The 80286 microprocessor is an advanced version of the 8086 microprocessor that is designed for multi user and multitasking environments</li> <li>The 80286 addresses 16 M Byte of physical memory and 1G Bytes of virtual memory by using its memory-management</li> </ul> | Remember | CO 8 | | 34. | What are the features of 80386? | <ul> <li>The 80386 also includes 32-bit extended registers and a 32-bit address and data bus.</li> <li>The 80386 is operated in the pipelined mode, it sends the address of the next instruction or memory data to the memory system prior to completing the execution of the current instruction</li> </ul> | Remember | CO 8 | | 35 | What is a RISC processor? | RISC stands for Reduced Instruction Set Computer. It is designed to reduce the execution time by simplifying the instruction set of the computer. | Remember | CO 8 | | 36. | Define multitasking? | Multitasking refers to the simultaneously performance of multiple tasks and processes by hardware, software or any computing appliance. It enables the performance of more than one computer process at the same time with minimal lag in overall performance and without affecting the operations of each task. | Remember | CO 9 | | 37. | List out the Register organization of 80286? | The 80286 CPU contains almost the same set of registers, as in 8086, viz. (a) Eight 16-bit general purpose registers (b) Four 16-bit segment registers (c) Status and control register (d) Instruction pointer. | Remember | CO 8 | | 38. | What is a CISC processor? | CISC stands for Complex Instruction Set Computer. | Remember | CO 8 | | | | It is designed to minimize the number of | | | |-----|---------------------------------------|-------------------------------------------------------------------------------------|----------|-------| | | | instructions per program, ignoring the | | | | 39. | What is branch prediction | number of cycles per instruction. Branch prediction is one of the ancient | Remember | CO 8 | | 37. | technique? | performance improving techniques which | Remember | 200 | | | · · · · · · · · · · · · · · · · · · · | finds relevance into modern architectures. | | | | 40. | List out Register | • The 80386 has eight 32 - bit general | Remember | CO 8 | | | Organization of 80386? | purpose registers which may be used as | | | | | | either 8 bit or 16 bit registers. | | | | | | • A 32 - bit register known as an extended | | | | | | register, is represented by the register name with prefix E. | | | | | | • Example : A 32 bit register corresponding | | | | | | to AX is EAX, similarly BX is EBX etc. | | | | | | • The 16 bit registers BP, SP, SI and DI in | | | | | | 8086 are now available with their extended | | | | | | size of 32 bit and are names as | | | | | | EBP,ESP,ESI and EDI. • AX represents the lower 16 bit of the 32 bit | | | | | | register EAX. | | | | | | • BP, SP, SI, DI represents the lower 16 bit | | | | | | of their 32 bit counterparts, and can be | | | | | | used as independent 16 bit registers. | | | | | 9051 | MODULE-V | | | | 1. | How time delay is | MICROCONTROLLER ARCHITECTURE Counters/timers which can be used either as | Remember | CO 10 | | 1. | generated | timer to generate a time delay or as counter | Remember | CO 10 | | | in a microcontroller? | to count events happening outside the | | | | | | microcontroller | | | | 2. | What is Mode 0 and Mode | <b>Mode 0:</b> This is a 13-bit mode that means | Remember | CO 10 | | | 1 for Timers. | the timer operation completes with "8192" | | | | | | pulses. <b>Mode 1:</b> This is a16-bit mode, which means | | | | | | the timer operation completes with | | | | | | maximum clock pulses that "65535 | | | | 3. | What is mean by | A device which contains the microprocessor | Remember | CO 10 | | | microcontroller? | with integrated peripherals like memory, | | | | | | serial ports, parallel ports, timer/counter, interrupt controller, data acquisition | | | | | | interfaces like ADC, DAC is called | | | | | | microcontroller | | | | 4. | Which pins acts as | RD ,WR, T1 ,T0 ,INT1, INT0 ,TXD,RXD | Remember | CO 10 | | | alternate functions for the | are assigned to eight pins port 3. | | | | | port pins of port3? | Danis Danis | | ~~ | | 5. | What is the function of the | PSEN: PSEN stands for program store | Remember | CO 10 | | | pins PSEN and EA of8051? | enable. In 8051 based system in which an external ROM holds the program code, this | | | | | 010031; | pin is connected to the OE pin of the ROM. | | | | 6. | Define microprocessor and | Microprocessor has standalone CPU whereas | Remember | CO 10 | | | microcontroller. | microcontroller has CPU, RAM, ROM, IO | | | | | | and timer is all on a single chip. | | | | 7. | What is the significance of | This is used to access external | Remember | CO 10 | | | EA line of 8051 microcontroller? | memory RAM and Rom in Microcontroller. | | | | 8. | What is the size of the on- | In 8051 microcontroller for example, | Remember | CO 10 | | υ. | chip program memory and | internal program memory is 4KB and | Remember | 20 10 | | | on-chip RAM in a typical | internal RAM is 128 bytes | | | | | microcontroller? | • | | | | 9. | List the advantages of | While using microcontroller the on chip | Remember | CO 10 | | | using a microcontroller in | resources RAM, ROM, IO and timer can be | | | | | place of a microprocessor. | utilized. So this results in reduction of hardware. | | | |-----|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------| | 10. | What is the function of DPTR register? | This is used to read and write data to the data memory pointed by DPTR register. | Remember | CO 10 | | 11. | What is the function of RST pin in a microcontroller. | RST(pin 9: Reset It is an input pin and is active high normally low. This should be high for at least 2 machine cycles. It is used to reset values of some 8051 registers | Remember | CO 10 | | 12. | Which signal is used to enable external program memory? | PSEN (pin 29 : program store enable. This is an output pin and is connected to the OE pin of the ROM | Remember | CO 10 | | 13. | Define ALE signal in the context of multiplexing address and data information in a bus? | ALE is defined as address latch enable. It is an output pin and is active high. 8051 port 0 provides both address and data. The ALE pin is used for de-multiplexing the address and data by connecting to the G pin of the 74LS373 latch. | Remember | CO 10 | | 14. | Which ports are used to address external memory in 8051? | Port 0 provides AD0-AD7<br>Port 2 provides A8-A1 | Remember | CO 10 | | 15. | What is the purpose of 16-bit register DPTR of 8051. | DPTR stands for data pointer. DPTR consists of a high byte (DPH) and a low byte (DPL). Its function is to hold a 16-bit address. It may be manipulated as a 16-bit data register or as two independent 8-bit registers. It serves as a base register in indirect jumps, lookup table instructions and external data transfer | Remember | CO 10 | | 16. | What is the 16-bit register SP of 8051. | SP stands for stack pointer. SP is a 8- bit wide register. It is incremented before data is stored during PUSH and CALL instructions. The stack array can reside anywhere in on-chip RAM. The stack pointer is initialized to 07H after a reset. This causes the stack to begin at location 08H. | Remember | CO 10 | | 17. | List out the special functions registers available in 8051. | a) B Register b) Program Status Word. c) Stack Pointer. d) Data Pointer. e) Port0 f) Port1 g) Port2 h) Port3 i) Interrupt priority control register j) Interrupt enable control register | Remember | CO 10 | | 18. | Define program counter?<br>How is it useful in<br>program execution? | The program counter keeps track of program execution. To execute a program the starting address of the program is loaded in program counter. The PC sends out an address to fetch a byte of instruction from memory and increments its content automatically. | Remember | CO 10 | | 19. | Define stack. | Stack is a sequence of RAM memory locations defined by the programmer | Remember | CO 10 | | 20. | What is the distribution of 128 bytes on chip RAM of 8051 | Register Banks 32 bytes Bit addressable<br>Memory 16 bytes General purpose RAM 80<br>bytes | Remember | CO 10 | | 21. | What is need of auxiliary carry Flag? | The Auxiliary Carry (AC) bit is set if there is a carry-out of bit 3. In other words, if the unsigned summed value of the low nibble of the Accumulator, operand and (in the case of ADDC) the Carry flag exceeds 15 the Auxiliary Carry flag is set. Otherwise, the Auxiliary Carry flag is cleared | Remember | CO 10 | |-----|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------| | 22. | What are the events that generate interrupts in 8051? | <ul> <li>The 8051 so that any of the following events will cause an interrupt:</li> <li>a) Timer 0 Overflow.</li> <li>b) Timer 1 Overflow.</li> <li>c) Reception/Transmission of Serial Character.</li> <li>d) External Event 0.</li> <li>e) External Event 1.</li> </ul> | Remember | CO 10 | | 23. | How the carry flag is activated? | The Carry bit (C) is set if there is a carry-out of bit 7. In other words, if the unsigned summed value of the Accumulator, operand and (in the case of ADDC) the Carry flag exceeds 255 Carry is set. Otherwise, the Carry bit is cleared. | Remember | CO 10 | | 24. | What happens when an interrupt ends? | An inter rupt ends when your program executes the RETI (Return from Interrupt) instruction. Two bytes are popped off the stack into the Program Counter to restore normal program execution. Interrupt status is restored to its pre-interrupt status. | Remember | CO 10 | | 25. | What happens when an interrupt occurs? | The current Program Counter is saved on the stack, low-byte first. Interrupts of the same and lower priority are blocked. In the case of Timer and External interrupts, the corresponding interrupt flag is cleared. Program execution transfers to the corresponding interrupt handler vector address. The Interrupt Handler Routine executes. | Remember | CO 10 | | 26. | How baud rate is setup in 8051? | The Baud Rate is determined based on the oscillator's frequency when in mode 0 and 2. In modes 1 and 3, the baud rate is determined by how frequently timer 1 overflows. The more frequently timer 1 overflows, the higher the baud rate | Remember | CO 10 | | 27. | How Timer Mode 2 operates in 8051? | Timer mode "2" is an 8-bit auto-reload mode. When a timer is in mode 2, THx holds the "reload value" and TLx is the timer itself. Thus, TLx starts counting up. When TLx reaches 255 and is subsequently incremented, instead of resetting to 0 (as in the case of modes 0 and 1), it will be reset to the value stored in THx. | Remember | CO 10 | | 28. | What is the sequence of operations when interrupt occurs? | When the interrupt occurs, the 8051 temporarily puts "on hold" the normal execution of the program and executes a special section of code referred to as an interrupt handler. The interrupt handler performs whatever special functions are required to handle the event and then returns | Remember | CO 10 | | | | 1. 1. 0051 . 1:1 | | | |-----|-------------------------------|-----------------------------------------------------------------|----------|--------------| | | | control to the 8051 at which point program execution continues. | | | | 29. | What is the role of SCON | The Serial Control is used to configure the | Remember | CO 10 | | ۷). | (serial control register) for | behavior of the 8051's on-board serial port. | Remember | CO 10 | | | serial communication? | This SFR controls the baud rate of the serial | | | | | serial communication: | port, whether the serial port is activated to | | | | | | receive data, and also contains flags that are | | | | | | _ | | CO 10 CO 10 | | | | set when a byte is successfully sent or received. | | | | 30. | What is the purpose of | The Timer Control SFR is used to configure | Remember | CO 10 | | | TCON (Timer Control | and modify the way in which the 8051's two | | | | | register) of 8051? | timers operate. This SFR controls whether | | | | | | each of the two timers is running or stopped | | | | | | and contains a flag to indicate that each | | | | | | timer has overflowed. Additionally, some | | | | | | non-timer related bits are located in the | | | | | | TCON SFR. These bits are used to configure | | | | | | the way in which the external interrupts are | | | | | | activated and also contain the external | | | | | | interrupt flags which are set when an | | | | | | external interrupt has occurred. | | | | 31. | How SCON (serial control | The Serial Control SFR is used to configure | Remember | CO 10 | | | register) can be used for | the behavior of the 8051's on-board serial | | | | | serial communication? | port. This SFR controls the baud rate of the | | | | | | serial port, whether the serial port is | | | | | | activated to receive data, and also contains | | | | | | flags that are set when a byte is successfully | | | | | | sent or received. | | | | 32. | What is the role of SBUF | The Serial Buffer SFR is used to send and | Remember | CO 10 | | | in the context of serial | receive data via the on-board serial port. | | | | | communication. | Any value written to SBUF will be sent out | | | | | | the serial port's TXD pin. Likewise, any | | | | | | value which the 8051 receives via the serial | | | | | | port's RXD pin will be delivered to the user | | | | | | program via SBUF. In other words, SBUF | | | | | | serves as the output port when written to and | | | | | | as an input port when read from. | | | | 33. | How in RS232, logic 0 is | In RS232, logic 0 is represented by +3 to | Remember | CO 10 | | | represented? | +25 volts. This is useful in long distance | | | | | | communication. | | | | 34. | What is RS-232C | The RS232C is a serial bus consisting of a | Remember | CO 10 | | | Standard? | maximum of 25 signals, which are | | | | | | standardized by EIA (Electronic Industry | | | | | | Association). The first 9 signals are | | | | | | sufficient for most of the serial data | | | | | | transmission | | | | 35 | How Timer Mode 1 | Timer mode "1" is a 16-bit timer. TLx is | Remember | CO 10 | | | operates? | incremented from 0 to 255. When TLx is | | | | | | incremented from 255, it resets to 0 and | | | | | | causes THx to be incremented by 1. Since | | | | | | this is a full 16-bit timer, the timer may | | | | | | contain up to 65536 distinct values | | | | 36. | What is Overflow flag? | Overflow (OV) bit is set if there is a carry- | Remember | CO 10 | | | | out of bit 6 or out of bit 7, but not both. In | | - | | | | other words, if the addition of the | | | | | | Accumulator, operand and (in the case of | | | | | | ADDC) the Carry flag treated as signed | | | | | | values results in a value that is out of the | | | | | | range of a signed byte (-128 through +127) | | | | | | 6 | | | | | | | | | | | | the Overflow flag is set. Otherwise, the | | | |-----|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------| | 37. | What's the benefit of autoreload mode? | Overflow flag is cleared When we want the timer to always have a value from 200 to 255. If you use mode 0 or 1, you'd have to check in code to see if the timer had overflowed and, if so, reset the timer to 200. This takes precious instructions of execution time to check the value and/or to reload it. When you use mode 2 the microcontroller takes care of this. | Remember | CO 10 | | 38 | How split timer mode operates in 8051? | Timer mode "3" is a split-timer mode. When Timer 0 is placed in mode 3, it essentially becomes two separate 8-bit timers. That is to say, Timer 0 is TL0 and Timer 1 is TH0. Both timers count from 0 to 255 and overflow back to 0. All the bits that are related to Timer 1 will now be tied to TH0. | Remember | CO 10 | | 39 | What is relation between resolution and number of bits in ADC? | The resolution increases with number of Bits in ADC. For ex. 8 bit ADC Provides best resolution compared to 4 bits. | Remember | CO 10 | | 40 | Define internal and external interrupts. | Internal interrupts are activated by mechanisms inside the chip. Externals interrupts are activated when signals are received at the input pins of the chip. | Remember | CO 10 | | 41. | How timer interrupt is generated? | For ex. in mode 1, timer 1 register overflows when the register count reaches FFFF and it rolls back to 0000 and after generating timer interrupt. | Remember | CO 10 | | 42. | What type of communication is used in long distance? | Serial type of communication is used in long distance. This is to reduce the cost of physical mediums. | Remember | CO 10 | | 43. | Define Baud Rate and Bit Rate. | Baud Rate means no. of symbols transmitted in one second. Bit Rate means no. of bits transmitted in one second. | Remember | CO 10 | | 44. | How in RS232, logic 1 is represented? | In RS232, logic 1 is represented by -3 to -25 volts. This is useful in long distance communication. | Remember | CO 10 | | 42. | What is the necessity of external memory interfacing in a microcontroller? | The designer of an 8051 Microcontroller based system is not limited to the internal RAM and ROM present in the 8051 Microcontroller. There is a provision of connecting both external RAM and ROM i.e. Data Memory and Program. The reason for interfacing external Program Memory or ROM is that complex programs written in high – level languages often tend to be larger and occupy more memory. | Remember | CO 10 | | 43. | How much maximum external memory can be connected in a microcontroller with 16 address lines? | A maximum of 64 KB external memory can be connected in a microcontroller with 16 address lines. | Remember | CO 10 | | 44. | What is the need of data converters in microcontrollers? | Digital processing and storage of physical quantities (sound, temperature, pressure etc) exploits the advantages of digital electronics. | Remember | CO 10 | | | | Better and cheaper technology compared to | | | |-----|-----------------------------|-------------------------------------------------|----------|-------| | | | the analog. More reliable in terms of | | | | | | storage, transfer and processing | | | | 45. | What is the function of | A timer is a specialized type of clock which | Remember | CO 10 | | | timer in a microcontroller? | is used to measure time intervals. A timer | | | | | | that counts from zero upwards for measuring | | | | | | time elapsed is often called a stopwatch. It is | | | | | | a device that counts down from a specified | | | | | | time interval and used to generate a time | | | | | | delay, for example, an hourglass is a timer | | | | 46. | What is the function of | A counter is a device that stores (and | Remember | CO 10 | | | counter in a | sometimes displays) the number of times a | | | | | microcontroller? | particular event or process occurred, with | | | | | | respect to a clock signal. It is used to count | | | | | | the events happening outside the | | | | | | microcontroller. In electronics, counters can | | | | | | be implemented quite easily using register- | | | | | | type circuits such as a flip-flop | | | | 47. | What is the function of | TMOD is an 8-bit register used for selecting | Remember | CO 10 | | | Timer Mode Register in | timer or counter and mode of timers. Lower | | | | | 8051 Microcontrollers | 4-bits are used for control operation of timer | | | | | | 0 or counter0, and remaining 4-bits are used | | | | | | for control operation of timer1 or | | | | | | counter1. This register is present in SFR | | | | | | register, the address for SFR register is 89th | | | ## Prepared by: Ms. B Lakshmi Prasanna, Assistant Professor HOD, ECE