## INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigal, Hyderabad - 500043, Telangana ## **CIVIL ENGINEERING** ## ATTAINMENT OF COURSE OUTCOME - ACTION TAKEN REPORT | Name of the faculty: | Mr. B SANTHOSH KUMAR | Department: | Civil Engineering | | |----------------------|-------------------------------|---------------|-------------------|--| | Regulation: | IARE - R18 | Batch: | 2019-2023 | | | Course Name: | BASIC ELECTRONICS ENGINEERING | Course Code: | AECB01 | | | Semester: | III | Target Value: | 60% (1.8) | | ## **Attainment of COs:** | Course Outcome | | Direct<br>attaiment | Indirect<br>attaiment | Overall attaiment | Observation | |----------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-------------------|-------------| | CO1 | Demonstrate the properties of semiconductor materials which forms the basis for the formation of pn junction diode and zener diode | 2.00 | 2.50 | 2.1 | Attained | | CO2 | Extend the pn junction characteristics for the diode applications such as switch and rectifiers | 2.30 | 2.20 | 2.3 | Attained | | CO3 | Utilize the inverting and non-inverting amplifiers as arithmetic operations, waveform generator and in IC related real time applications | 3.00 | 2.90 | 3 | Attained | | CO4 | Extend the different modes of op-amp configurations for finding parameters of slew rate, CMRR and PSRR | 2.00 | 2.40 | 2.1 | Attained | | CO5 | Identify the different performance characteristics and specifications of data converters | 3.00 | 2.90 | 3 | Attained | | CO6 | Interpret the need of sequential logic design principles for designing flip- flops, counters and shift registers. | 2.30 | 2.60 | 2.4 | Attained | **Action Taken:** Course Coordinator Mentor Head of the Department Head of the Department. Civil Engineering HISTITUTE OF AERONAUTICAL ENGINEER. Dundigal, Hyderahad - 500 043