THE FOR LINES

**INSTITUTE OF AERONAUTICAL ENGINEERING** 

(Autonomous) Dundigal, Hyderabad - 500 043

# ELECTRONICS AND COMMUNICATION ENGINEERING

#### **DEFINITIONS AND TERMINOLOGY QUESTION BANK**

| Course Name    | : | COMPUTER ORGANIZATION                     |
|----------------|---|-------------------------------------------|
| Course Code    | : | AEC010                                    |
| Program        | : | B.Tech                                    |
| Semester       | : | V                                         |
| Branch         | : | Electronics and Communication Engineering |
| Section        | : | A,B,C&D                                   |
| Academic Year  | : | 2019-2020                                 |
| Course Faculty |   | Mr.N V Krishna Rao, AssistantProfessor    |
|                |   | Mr. P Anjaiah, Assistant Professor        |
|                | • | Ms. G Nishwitha, Assistant Professor      |
|                |   | Ms. B VijayaDurga, Assistant Professor    |

### **COURSE OBJECTIVES:**

| The c | course should enable the students to:                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ι     | Understand the basic structure and operation of a digital computer.                                                                                                           |
| П     | Understand the operation of the arithmetic unit including the algorithms & implementation of fixed-point and floating-point addition, subtraction, multiplication & division. |
| III   | Interpret the different types of control and the concept of pipelining.                                                                                                       |
| IV    | To study the different ways of communicating with I/O devices and standard I/O interfaces and RISC and CISC processors.                                                       |
| V     | To study the hierarchical memory system including cache memories and virtual memory.                                                                                          |

## DEFINITIONS AND TERMINOLOGYQUESTION BANK

| S.No | QUESTION                                   | ANSWER                                                                                                                                                          | Blooms<br>Level | СО   | CLO   | CLO Code  |
|------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------|-----------|
|      |                                            | UNIT-I                                                                                                                                                          |                 |      |       |           |
| 1    | What is ENIAC?                             | This is the first successful high speed elenctronic digital computer and used in 1946 to 1955 and it full form is Electronic Numeric Integrator and Calculator. | Understand      | CO 1 | CLO 1 | AEC010.01 |
| 2    | Define EDVAC ?                             | Electronic Discrete Variable Automatic Computer used by US Army between 1947 to 1950                                                                            | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 3    | What is UNIVAC?                            | Universal Automatic Computer developed in 1950.                                                                                                                 | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 4    | What are second generation computers ?     | Transistors, Vacuum tubes                                                                                                                                       | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 5    | What are Third<br>generation<br>computers? | Microchips and microprocessors                                                                                                                                  | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 6    | What are Fourth generation computers?      | Personal Computers like notebook computers, laptops.                                                                                                            | Remember        | CO 1 | CLO 1 | AEC010.01 |

| S.No | QUESTION                                                 | ANSWER                                                                                                                                                                                                                                                  | Blooms<br>Level | CO   | CLO   | CLO Code  |
|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------|-----------|
| 7    | What does<br>abbreviation<br>VLSI mean?                  | VLSI stands for Very Large Scale Integration. This is a technology for producing complex electronic circuits in a very small area.                                                                                                                      | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 8    | What is meant by processor level?                        | Processor Level environment variable indicates the model<br>number of the CPU installed in the computer, including x86                                                                                                                                  | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 9    | What are the types of a system buses ?                   | Data bus –it carries data signals<br>Address bus- it carries address signals<br>Control bus- it carries control signals                                                                                                                                 | Remember        | CO 1 | CLO1  | AEC010.01 |
| 10   | What are the<br>Characteristics of<br>a System Bus ?     | Bus Width<br>Bus speed<br>Bus Frequency                                                                                                                                                                                                                 | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 11   | What are different<br>types of interrupts?               | Hardware Interrupts<br>Software interrupts<br>Mask able Interrupt<br>Normal interrupts<br>Exceptions                                                                                                                                                    | Remember        | CO 1 | CLO 1 | AEC010.01 |
| 12   | What is Data Representation?                             | Data representation refers to the internal method used to represent various types of data stored on a computer.                                                                                                                                         | Remember        | CO 1 | CLO 2 | AEC010.02 |
| 13   | Define Fixed<br>point number?                            | A fixed point number has a specific number of bits (or<br>digits) reserved for the integer part (the part to the left of the<br>decimal point) and a specific number of bits reserved for the<br>fractional part                                        | Understand      | CO 1 | CLO 2 | AEC010.02 |
| 14   | What is floating point number?                           | Floating Point. As the name implies, floating point numbers are numbers that contain floatingdecimal points.                                                                                                                                            | Remember        | CO 1 | CLO 2 | AEC010.02 |
| 15   | Define instruction format ?                              | instruction format An instruction is normally made up of<br>a combination of an operation code and some way of<br>specifying an operand                                                                                                                 | Remember        | CO 1 | CLO 2 | AEC010.02 |
| 16   | Define the data<br>processing<br>instruction?            | Data Processing Instructions contain arithmetic and Logic<br>Instructions. That is, these instructions are used for arithmetic<br>and logic operations a machine.                                                                                       | Remember        | CO1  | CLO 2 | AEC010.02 |
| 17   | Define data<br>storage and<br>retrieval<br>instructions? | Since Data Processing Operations are normally performed<br>on the data in CPU register. Therefore, there is a need of an<br>instructions tobring data to and from register. Such<br>instructions are called Data Storage and Retrieval<br>instructions. | Remember        | CO 1 | CLO 2 | AEC010.02 |
| 18   | Define data<br>moment<br>instructions?                   | these instructions are used to bring in programs and data<br>from various devices (specifically Input) to memory or to<br>communicate the result to the output device.                                                                                  | Remember        | CO 1 | CLO 3 | AEC010.03 |
| 19   | Define control flow instructions?                        | Control flow Instructions are used to control the flow of instruction f a program.                                                                                                                                                                      | Remember        | CO 1 | CLO 3 | AEC010.03 |
| 20   | Define<br>Miscellaneous<br>Instructions?                 | Example of these instructions are: Interrupt or Supervisory<br>Call, Halt instruction or some or more instructions of<br>operating system.                                                                                                              | Remember        | CO 1 | CLO 3 | AEC010.03 |
| 21   | Define implied /<br>implicit<br>addressing mode?         | instruction itself specify the operands implicitly.                                                                                                                                                                                                     | Remember        | CO 1 | CLO 3 | AEC010.03 |
| 22   | Define stack<br>addressing mode?                         | The operand is contained at the top of the stack.                                                                                                                                                                                                       | Remember        | CO 1 | CLO 3 | AEC010.03 |
| 23   | What is Immediate<br>Addressing Mode?                    | The operand is specified in the instruction explicitly. Instead of address field, an operand field is present that contains the operand.                                                                                                                | Remember        | CO 1 | CLO 4 | AEC010.04 |
| 24   | Define Direct<br>Addressing Mode?                        | The address field of the instruction contains the effective address of the operand.                                                                                                                                                                     | Remember        | CO 1 | CLO 4 | AEC010.04 |
| 25   | What is Indirect<br>Addressing Mode?                     | The address field of the instructionspecifies the address of<br>memory location that contains the effective address of the<br>operand.                                                                                                                  | Remember        | CO 1 | CLO 4 | AEC010.04 |

| S.No | QUESTION                                         | ANSWER                                                                                                                                                                                                                                                                                                                | Blooms<br>Level | CO               | CLO   | CLO Code  |
|------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-------|-----------|
| 26   | Define Register<br>Direct Addressing<br>Mode?    | The operand is contained in a register set. The address field<br>of the instruction refers to a CPU register that contains the<br>operand.                                                                                                                                                                            | Remember        | CO 1             | CLO 4 | AEC010.04 |
| 27   | What is Register<br>indirect<br>addressing mode? | The address field of the instruction refers to a CPU register<br>that contains the effective address of the operand.                                                                                                                                                                                                  | Remember        | CO 1             | CLO 4 | AEC010.04 |
| 28   | Define addressing mode?                          | Effective Address= Content of Program Counter + Address part of the instruction.                                                                                                                                                                                                                                      | Remember        | CO 1             | CLO 4 | AEC010.04 |
| 29   | What is Indexed addressing mode?                 | Effective Address= Content of Index Register + Address part of the instruction.                                                                                                                                                                                                                                       | Remember        | CO 1             | CLO 4 | AEC010.04 |
| 30   | Define Base<br>register<br>addressing mode?      | Effective Address= Content of Base Register + Address part of the instruction.                                                                                                                                                                                                                                        | Remember        | CO 1             | CLO 4 | AEC010.04 |
|      |                                                  | UNIT-II                                                                                                                                                                                                                                                                                                               |                 |                  |       |           |
| 1    | Define<br>Throughput?                            | It is the total number of processes completed per unit time or<br>rather say total amount of work done in a unit of time.                                                                                                                                                                                             | Remember        | CO 2             | CLO 7 | AEC010.07 |
| 2    | What is Overflow?                                | When the absolute value of the number is too high for the computer to represent it.                                                                                                                                                                                                                                   | Remember        | CO 2             | CLO 5 | AEC010.05 |
| 3    | Define Underflow?                                | The absolute value of the number is too close to zero for the computer to represent it.                                                                                                                                                                                                                               | Remember        | CO 2             | CLO 5 | AEC010.05 |
| 4    | What is<br>Turnaround Time?                      | It is the amount of time taken to execute a particular process,<br>i.e. The interval from time of submission of the process to<br>the time of completion of the process (Wall clock time).                                                                                                                            | Remember        | CO 2             | CLO 7 | AEC010.07 |
| 5    | Define Waiting<br>Time?                          | The sum of the periods spent waiting in the ready queue<br>amount of time a process has been waiting in the ready<br>queue to acquire get control on the CPU.                                                                                                                                                         | Remember        | CO 2             | CLO 7 | AEC010.07 |
| 6    | What is Load<br>Average?                         | It is the average number of processes residing in the ready<br>queue waiting for their turn to get into the CPU.                                                                                                                                                                                                      | Remember        | CO 2             | CLO 7 | AEC010.06 |
| 7    | Define Response<br>Time?                         | Amount of time it takes from when a request was submitted<br>until the first response is produced. Remember, it is the time<br>till the first response and not the completion of process<br>execution(final response)                                                                                                 | Remember        | CO 2             | CLO 7 | AEC010.07 |
| 8    | What is Signed Division?                         | We negate the quotient if the signs of the divisor and dividend disagree. The remainder and the divident must have the same signs.                                                                                                                                                                                    | Remember        | CO 2             | CLO 5 | AEC010.05 |
| 9    | Define<br>Combinational<br>Circuits?             | <ol> <li>Combinational Circuits are made of logic gates.</li> <li>Doesn't contain memory element, that's why they can't store any information</li> <li>Value of present output is determined by present input.</li> <li>Examples of combinational circuits are half adders, full adders, sub tractors etc.</li> </ol> | Remember        | CO 2             | CLO 5 | AEC010.05 |
| 10   | What is<br>Multiplexer?                          | A multiplexer is a combinational circuit where binary<br>information from one of many input lines is selected and<br>directs it to a single output line.                                                                                                                                                              | Remember        | CO 2             | CLO 5 | AEC010.05 |
| 11   | Define<br>Demultiplexer?                         | Demultiplexing is the reverse process of multiplexing; i.e., a<br>Demultiplexer is a combinational circuit that receives<br>information on a single line and transmits this information on<br>one of the possible output lines.                                                                                       | Remember        | CO 2             | CLO 5 | AEC010.05 |
| 12   | What is Encoder?                                 | An encoder is a combinational circuit that Produces the reverse function from that of a Decoder.                                                                                                                                                                                                                      | Remember        | $\overline{CO}2$ | CLO 5 | AEC010.05 |
| 13   | Define Decoder?                                  | Decoder is a combinational logic circuit that receives coded<br>information on n input lines and feeds them to maximum of<br>an unique output lines after conversion.                                                                                                                                                 | Remember        | $CO\overline{2}$ | CLO 5 | AEC010.05 |

| S.No | QUESTION                                             | ANSWER                                                                                                                                                                                                                                                                                                                                                     | Blooms<br>Level | СО   | CLO   | CLO Code  |
|------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------|-----------|
| 14   | What is Half<br>Adder?                               | A half-adder is a combinational circuit that performs the addition of two bits.                                                                                                                                                                                                                                                                            | Remember        | CO 2 | CLO 5 | AEC010.05 |
| 15   | Define Full<br>Adder?                                | This type of adder is a little more difficult to implement than<br>a half-adder. The main difference between a half-adder and a<br>full adder is that the full-adder has three inputs and two<br>outputs.                                                                                                                                                  | Remember        | CO 2 | CLO 5 | AEC010.05 |
| 16   | What is<br>Sequential<br>ALU's?                      | An ALU is the fundamental unit of any computing system.<br>Understanding how an ALU is designed and how it works is<br>essential to building any advanced logic circuits.                                                                                                                                                                                  | Remember        | CO 2 | CLO 5 | AEC010.05 |
| 17   | Define Flip-<br>Flops?                               | Flip-Flops are the basic building blocks of sequential circuits. A flip-flop is a binary cell which can store a bit of information.                                                                                                                                                                                                                        | Remember        | CO 2 | CLO 5 | AEC010.05 |
| 18   | What is Registers?                                   | It is a group of flip-flops.                                                                                                                                                                                                                                                                                                                               | Remember        | CO 2 | CLO 5 | AEC010.05 |
| 19   | Define Counters?                                     | It is essentially a register that goes through a predetermined sequence of states.                                                                                                                                                                                                                                                                         | Remember        | CO 2 | CLO 5 | AEC010.05 |
| 20   | What is<br>Synchronous<br>Sequential<br>Circuits?    | In synchronous sequential circuits, the state of the device<br>changes only at discrete times in response to a clock Pulse.                                                                                                                                                                                                                                | Remember        | CO 2 | CLO 6 | AEC010.06 |
| 21   | Define<br>Asynchronous<br>Sequential<br>Circuits?    | Asynchronous circuit is not synchronized by a clock signal;<br>the outputs of the circuit change directly in response to<br>changes in Inputs.                                                                                                                                                                                                             | Remember        | CO 2 | CLO 6 | AEC010.06 |
| 22   | What is Carry<br>Look-ahead<br>Adder?                | A carry look-ahead adder reduces the propagation delay by introducing more complex hardware.                                                                                                                                                                                                                                                               | Remember        | CO 2 | CLO 6 | AEC010.06 |
| 23   | Define Booth<br>Algorithm?                           | It can be defined as an algorithm or method of multiplying<br>binary numbers in two's complement notation. It is a simple<br>method to multiply binary numbers in which multiplication<br>is performed with repeated addition operations by following<br>the booth algorithm.                                                                              | Remember        | CO 2 | CLO 6 | AEC010.06 |
| 24   | What is Modified<br>Booth's<br>Algorithm?            | Booth multiplication algorithm consists of three major steps<br>as shown in the structure of booth algorithm figure that<br>includes generation of partial product called as recoding,<br>reducing the partial product in two rows, and addition that<br>gives final product.                                                                              | Remember        | CO 2 | CLO 8 | AEC010.08 |
| 25   | Define Robertson<br>Algorithm?                       | Recall that the `pencil-and-paper' algorithm is in that each<br>product term (obtained by multiplying each bit of the<br>multiplier to the multiplicand) has to be saved till all such<br>product terms are obtained.                                                                                                                                      | Remember        | CO 2 | CLO 6 | AEC010.06 |
| 26   | What is Control<br>Unit Function?                    | It interfaces the coprocessor to the microprocessor – system<br>data bus. Monitors the instruction stream. If the instruction<br>is an Escape (coprocessor) instruction, the coprocessor<br>executes it; if not the microprocessor executes it. It receives,<br>decodes instructions, read and write memory operands and<br>executes the 8087 instruction. | Remember        | CO 2 | CLO 6 | AEC010.06 |
| 27   | Define Numeric<br>Execution Unit<br>(NEU) Functions? | Execute all the numeric processor instructions. It has 8 register (80 bit) stacks that hold the operands for arithmetic instructions & the result. Instruction either address data in specific stack data – register or uses push and pop mechanism to store or retrieve data.                                                                             | Remember        | CO 2 | CLO 5 | AEC010.05 |

| S.No | QUESTION                                                                      | ANSWER                                                                                                                                                                                                       | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
| 28   | What is Graphics<br>Coprocessor?                                              | A graphics coprocessor maybe incorporated into a graphics accelerator, or may be part of a separate subsystem. Also called graphics processor.                                                               | Remember        | CO 2 | CLO 7  | AEC010.07 |
| 29   | Define Nano<br>Programming?                                                   | the micro instructions are not directly used by the decoder to generate control signals. This is achieved by the use of a second control memory called a Nano control memory (nCM).                          | Remember        | CO 2 | CLO 7  | AEC010.07 |
| 30   | What is<br>Coprocessor<br>Control<br>Instructions?                            | The coprocessor has control instructions for initialization, exception handling, and task switching.                                                                                                         | Remember        | CO 2 | CLO 7  | AEC010.07 |
|      |                                                                               | UNIT-III                                                                                                                                                                                                     |                 |      |        |           |
| 1    | List out the basic<br>approaches to<br>design a control<br>unit?              | The two basic approaches to design a control unit are:<br>1. Hardwired control<br>2. Microprogrammed control                                                                                                 | Remember        | CO 3 | CLO 9  | AEC010.09 |
| 2    | List out the two<br>parts of a digital<br>system?                             | It is useful to separate a digital system into two parts:<br>1. Datapath(data processing) unit<br>2. Control unit                                                                                            | Remember        | CO 3 | CLO9   | AEC010.09 |
| 3    | What is the<br>function of<br>datapath(data<br>processing) unit?              | The data path is a network of functional and storage units capable of performing certain micro operations on data words.                                                                                     | Remember        | CO 3 | CLO9   | AEC010.09 |
| 4    | What is the<br>purpose of<br>control unit?                                    | The purpose of the control unit is to issue control signals to<br>the datapath to perform the specified task.                                                                                                | Understand      | CO 3 | CLO 10 | AEC010.10 |
| 5    | Define<br>Microprogram?                                                       | A sequence of micro-instructions is called a micro-program,<br>which is stored in a ROM or RAM called a Control Memory<br>(CM).                                                                              | Remember        | CO 3 | CLO 10 | AEC010.10 |
| 6    | Define<br>Microoperation?                                                     | Microoperations are the basic operations that can be<br>performed by a system on data stored in<br>registers.Each microoperation describes a simple operation<br>performed on data in one or more registers. | Remember        | CO 3 | CLO 10 | AEC010.10 |
| 7    | Define<br>Microinstruction?                                                   | Individual control words in the micro-routine are referred to as microinstructions.                                                                                                                          | Remember        | CO 3 | CLO 10 | AEC010.10 |
| 8    | Define Control word?                                                          | A control word is a word whose individual bits represent various control signals.                                                                                                                            | Remember        | CO 3 | CLO 10 | AEC010.10 |
| 9    | What is Control store?                                                        | The micro-routines for all instructions in the instruction set<br>of a computer are stored in a special memory called the<br>Control Store(Control Memory).                                                  | Remember        | CO 3 | CLO 10 | AEC010.10 |
| 10   | What is Moore machine?                                                        | A Moore machine is a finite-state machine whose output values are determined solely by its current state.                                                                                                    | Remember        | CO 3 | CLO 9  | AEC010.09 |
| 11   | What is Mealy machine?                                                        | A Mealy machine is a <u>finite-state machine</u> whose output values are determined both by its current <u>state</u> and the current inputs.                                                                 | Remember        | CO 3 | CL09   | AEC010.09 |
| 12   | How the control<br>signals are<br>generated in<br>Hardwired<br>control?       | Hardwired control unit generates the control signals needed<br>for the processor using logic circuits                                                                                                        | Remember        | CO 3 | CLO 10 | AEC010.10 |
| 13   | How the control<br>signals are<br>generated in<br>Microprogramme<br>dcontrol? | Micrprogrammed control unit generates the control signals<br>with the help of micro instructions stored in control memory                                                                                    | Remember        | CO 3 | CLO 10 | AEC010.10 |

| S.No | QUESTION                                                               | ANSWER                                                                                                                                                                                                                                 | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
| 14   | List out the types<br>of<br>Microinstructions                          | Microinstructions are commonly divided into two types.<br>They are:<br>1. Horizontal Microinstructions                                                                                                                                 | Remember        | CO 3 | CLO 9  | AEC010.09 |
|      | ?                                                                      | 2. Vertical Micro instructions                                                                                                                                                                                                         |                 |      |        |           |
| 15   | What are the<br>characteristics of<br>Horizontal<br>Microinstructions? | <ol> <li>The characteristics of Horizontal Microinstructions are:         <ol> <li>Long formats.</li> <li>Ability to express a high degree of parallelism.</li> <li>Little encoding of the control information.</li> </ol> </li> </ol> | Remember        | CO 3 | CLO 9  | AEC010.09 |
| 16   | What are the<br>characteristics of<br>Vertical<br>Microinstructions?   | <ol> <li>The characteristics of Vertical Microinstructions are:</li> <li>Short formats.</li> <li>Limited ability to express parallel microoperations.</li> <li>Considerable encoding of the control information.</li> </ol>            | Remember        | CO 3 | CLO11  | AEC010.11 |
| 17   | What is the<br>function Program<br>Counter?                            | It keeps track of which instruction is being executed and<br>what the next instruction will be.                                                                                                                                        | Remember        | CO 3 | CLO11  | AEC010.11 |
| 18   | What is the function MAR?                                              | Memory Address Register (MAR) is used to store the address<br>field of the current instruction or the data to be fetched to the<br>CPU.                                                                                                | Remember        | CO 3 | CLO11  | AEC010.11 |
| 19   | Define<br>pipelining?                                                  | Pipelining is a process of arrangement of hardware elements<br>of the CPU such that its overall performance is increased.<br>Simultaneous execution of more than one instruction takes<br>place in a pipelined processor.              | Remember        | CO 3 | CLO11  | AEC010.11 |
| 20   | What is<br>Arithmetic<br>pipeline?                                     | Arithmetic pipelines are usually found in most of the computers. They are used for floating point operations, multiplication of fixed point numbers.                                                                                   | Remember        | CO 3 | CLO11  | AEC010.11 |
| 21   | What is<br>instruction<br>pipeline?                                    | In this a stream of instructions can be executed by overlapping <i>fetch</i> , <i>decode</i> and <i>execute</i> phases of an instruction cycle. Thistype of technique is used to increase the throughput of the computer system.       | Remember        | CO 3 | CLO11  | AEC010.11 |
| 22   | What is the<br>function of<br>superscalar<br>processing?               | A superscalar processor is a specific type of microprocessor<br>that uses instruction-level parallelism to help to facilitate<br>more than one instruction executed during a clock cycle.                                              | Remember        | CO 3 | CLO11  | AEC010.11 |
| 23   | List out the stages<br>in instruction<br>pipeline?                     | <ol> <li>Instruction fetch</li> <li>Instruction decode and register fetch</li> <li>Execute</li> <li>Memory access</li> <li>Register write back</li> </ol>                                                                              | Remember        | CO 3 | CLO 12 | AEC010.12 |
| 24   | What is register renaming?                                             | Register renaming is a form of pipelining that deals with data dependences between instructions by renaming their register operands.                                                                                                   | Remember        | CO 3 | CLO 12 | AEC010.12 |
| 25   | What is branch prediction?                                             | Branch prediction is an approach to computer architecture<br>that attempts to mitigate the costs of branching. Branch<br>predication speeds up the processing of branch instructions<br>with CPUs using pipelining.                    | Remember        | CO 3 | CLO 12 | AEC010.12 |
| 26   | What is the<br>purpose of<br>Branch Target<br>Buffer(BTB)?             | A branch target buffer is a buffer that is index by<br>the branch instruction address with a tag for remaining bits.                                                                                                                   | Understand      | CO 3 | CLO 12 | AEC010.12 |
| 27   | List out the types<br>of pipeline?                                     | It is divided into 2 categories:<br>1. Arithmetic Pipeline<br>2. Instruction Pipeline                                                                                                                                                  | Remember        | CO 3 | CLO 12 | AEC010.12 |
|      |                                                                        | UNIT-IV                                                                                                                                                                                                                                |                 |      |        |           |
| 1    | Define user space?                                                     | User space is system memory allocated to running<br>applications. It is often contrasted with kernel space, which<br>is memory allocated to the kernel and the operating system.                                                       | Remember        | CO 4 | CLO 14 | AEC010.14 |

| S.No | QUESTION                                                                      | ANSWER                                                                                                                                                                                                                                                                                                                                                                                                 | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
| 2    | Define system space?                                                          | The large block of addresses, known as system space, cannot be directly accessed by the application.                                                                                                                                                                                                                                                                                                   | Remember        | CO 4 | CLO 14 | AEC010.15 |
| 3    | List out the<br>methodsto access<br>information from<br>memory locations<br>? | Following are the methods to access information from<br>-memory locations.<br>-Random Access<br>-Sequential Access<br>-Direct Access                                                                                                                                                                                                                                                                   | Remember        | CO 4 | CLO 14 | AEC010.14 |
| 4    | What is Main Memory ?                                                         | The memory unit that communicates directly within the CPU,Auxillary memory and Cache memory, is called main memory                                                                                                                                                                                                                                                                                     | Remember        | CO 4 | CLO 14 | AEC010.14 |
| 5    | List out Types of ROM ?                                                       | Types of ROM:<br>a) PROM(Programmable ROM)<br>b)EPROM(Erasable PROM) and<br>c)EEPROM(Electrically Erasable PROM)                                                                                                                                                                                                                                                                                       | Remember        | CO 4 | CLO 14 | AEC010.14 |
| 6    | What is Auxiliary<br>Memory                                                   | Devices that provide backup storage are called auxiliary memory.                                                                                                                                                                                                                                                                                                                                       | Remember        | CO 4 | CLO 14 | AEC010.14 |
| 7    | Define Hit Ratio ?                                                            | The performance of cache memory is measured in terms of<br>aquantity called hit ratio. When the CPU refers to memory<br>and finds the word in cache it is said to produce a hit. If the<br>word is not found in cache, it is in main memory then it<br>counts as a miss. The ratio of the number of hits to the total<br>CPU references to memory is called hit ratio.<br>Hit Ratio = Hit/(Hit + Miss) | Remember        | CO 4 | CLO 14 | AEC010.14 |
| 8    | What are the<br>examples of<br>Serial Access<br>Devices?                      | Old recording media such as CDs, DVDs, and magnetic<br>tapes are examples of sequential access memory<br>drives.Hard drive is also an example of sequential access<br>memory.Examples of random access memory include<br>memory chips and flash memory (such as memory sticks or<br>memory cards).                                                                                                     | Remember        | CO 4 | CLO 14 | AEC010.14 |
| 9    | What are the<br>advantages of CD<br>ROM                                       | Advantages of CD ROM are: Storage capacity is high. Data<br>storage cost per bit is reasonable.Easy to carry. Can store<br>variety of data.                                                                                                                                                                                                                                                            | Remember        | CO 4 | CLO 14 | AEC010.15 |
| 10   | Define WORM?                                                                  | WORM or Write Once Read Many or CD-R or CD-Record<br>able are a kind of optical device which provides the user the<br>liberty to write once on the CD R.                                                                                                                                                                                                                                               | Remember        | CO 4 | CLO 15 | AEC010.15 |
| 11   | What are<br>advantages of<br>WORM?                                            | Advantages of WORM:<br>• Storage capacity is high.<br>• Can be recorded once.<br>• Reliable.<br>• Runs longer.<br>• Access time is good.                                                                                                                                                                                                                                                               | Remember        | CO 4 | CLO 15 | AEC010.15 |
| 12   | Define Erasable<br>Optical Disk ?                                             | Erasable Optical Disks are also called CD RW or CD rewritable. It gives the user the liberty of erasing data already written by burning the microscopic point on the disk surface.                                                                                                                                                                                                                     | Remember        | CO 4 | CLO 15 | AEC010.15 |
| 13   | List out Memory<br>allocation ?                                               | <ul><li>Memory allocation has two core types;</li><li>1. Static Memory Allocation: The program is allocated memory at compile time.</li><li>2. Dynamic Memory Allocation: The programs are allocated with memory at run time.</li></ul>                                                                                                                                                                | Remember        | CO 4 | CLO 15 | AEC010.15 |
| 14   | What is process of<br>Non Preemptive<br>allocation:                           | Consider M1 as a main memory and M2 as secondary<br>memory and a block K of n words is to be transferred from<br>M2 to M1.For such memory allocation it is necessary to<br>find or create an available reason of n or more words to<br>accommodate K.This process is known as nonpreemptive<br>allocation.                                                                                             | Remember        | CO 4 | CLO 15 | AEC010.14 |
| 15   | Define Random<br>Access ?                                                     | Random access is a main memories are random access<br>memories, in which each memory location has a unique<br>address. Using this unique address any memory location                                                                                                                                                                                                                                   | Remember        | CO 4 | CLO 15 | AEC010.15 |

| S.No | QUESTION                                               | ANSWER                                                                                                                                                                                                                                                                                                                                    | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
|      |                                                        | can be reached in the same amount of time in any order                                                                                                                                                                                                                                                                                    |                 |      |        |           |
| 16   | What is Sequential Access ?                            | Sequential access methods allows memory access in a sequence or in order.                                                                                                                                                                                                                                                                 | Remember        | CO 4 | CLO 16 | AEC010.14 |
| 17   | Define Direct<br>Access?                               | In Direct access, information is stored in tracks, with each track having a separate read/write head.                                                                                                                                                                                                                                     | Remember        | CO 4 | CLO 16 | AEC010.15 |
| 18   | What Key<br>Register(K)<br>specify ?                   | Key Register(K) specifies which part of the argument word<br>needs to be compared with words in memory. If all bits in<br>register are 1, The entire word should be compared.<br>Otherwise, only the bits having k bit set to 1 willbe<br>compared.                                                                                       | Remember        | CO 4 | CLO 16 | AEC010.14 |
| 19   | What are methods<br>of<br>dynamicmemory<br>allocation? | There are two methods which are used for dynamic memory<br>allocation:<br>1. Non-Preemptive Allocation<br>2. Preemptive Allocation                                                                                                                                                                                                        | Remember        | CO 4 | CLO 16 | AEC010.15 |
| 20   | How Optical<br>Memories are<br>used ?                  | Optical memories are used for large, storage of data. These devices provide the option of variety of data storage. These can save up to 20 GB of information. The data or information is read or written using a laser beam.                                                                                                              | Remember        | CO 4 | CLO 16 | AEC010.15 |
| 21   | Define PROM ?                                          | A programmable read-only memory (PROM) is a form of digital memory where the setting of each bit is locked by a fuse or antifuse. It is one type of ROM                                                                                                                                                                                   | Remember        | CO 4 | CLO 17 | AEC010.15 |
| 22   | What is EPROM ?                                        | An EPROM (rarely EROM), or erasable programmable read-<br>only memory, is a type of programmable read-only memory<br>(PROM) chip that retains its data when its power supply is<br>switched off. Computer memory that can retrieve stored data<br>after a power supply has been turned off and back on is<br>called non-volatile.         | Remember        | CO 4 | CLO 17 | AEC010.14 |
| 23   | Define EEPROM                                          | electrically erasable programmable read-only memory and is<br>a type of non-volatile memory used in computers, integrated<br>in microcontrollers for smart cards and remote keyless<br>systems, and other electronic devices to store relatively small<br>amounts of data but allowing individual bytes to be erased<br>and reprogrammed. | Remember        | CO 4 | CLO 17 | AEC010.15 |
| 24   | What is<br>Associative<br>Memory                       | An associative memory can be considered as a memory unit<br>whose stored data can be identified for access by the content<br>of the data itself rather than by an address or memory<br>location.                                                                                                                                          | Remember        | CO 4 | CLO 17 | AEC010.15 |
| 25   | Define Sequential access memory ?                      | Sequential access memory (SAM) is a class of data storage<br>devices that read stored data in a sequence. This is in contrast<br>to random access memory (RAM) where data can be<br>accessed in any order. Sequential access devices are usually<br>a form of magnetic storage or optical storage.                                        | Remember        | CO 4 | CLO 17 | AEC010.15 |
| 26   | Define Magnetic storage ?                              | Magnetic storage or magnetic recording is the storage of data<br>on a magnetized medium. Magnetic storage uses different<br>patterns of magnetisation in a magnetisable material to store<br>data and is a form of non-volatile memory. The information<br>is accessed using one or more read/write heads.                                | Remember        | CO 4 | CLO 17 | AEC010.14 |
| 27   | What is Basic<br>sequential access<br>method ?         | Basic sequential access method (BSAM)[1] is an access method to read and write datasets sequentially.                                                                                                                                                                                                                                     | Remember        | CO 4 | CLO 16 | AEC010.15 |
| 28   | What is<br>Associative<br>Mapping ?                    | The associative memory stores both address and data. The address value of 15 bits is 5 digit octal numbers and data is of 12 bits word in 4 digit octal number. A CPU address of 15 bits is placed in argument register and the associative memory is searched for matching address.                                                      | Remember        | CO 4 | CLO 16 | AEC010.14 |

| S.No | QUESTION                                      | ANSWER                                                                                                                                                                                                                                                                                                                     | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
| 29   | Define Virtual<br>Memory ?                    | Virtual memory is the separation of logical memory from<br>physical memory. This separation provides large virtual<br>memory for programmers when only small physical memory<br>is available.                                                                                                                              | Remember        | CO 4 | CLO 16 | AEC010.14 |
| 30   | What is Direct<br>Memory Access?              | Removing the CPU from the path and letting the peripheral device manage the memory buses directly would improve the speed of transfer. This technique is known as DMA.                                                                                                                                                     | Remember        | CO 4 | CLO 16 | AEC010.15 |
|      |                                               | UNIT-V                                                                                                                                                                                                                                                                                                                     |                 |      |        |           |
| 1    | Define Data bus?                              | If the sample size is less than 30 then it is called as small<br>sample.Data bus carries data from on component to another.<br>It is uni-directional for input and output devices and<br>hidinational for memory and CDU                                                                                                   | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 2    | What is Control bus?                          | Control bus carries control signal. CU of CPU uses control signal for controlling all the components. It is unidirectional from CPU to all other components.                                                                                                                                                               | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 3    | Define Address<br>bus?                        | Address bus carries memory address. A memory address is a<br>numerical value used for identifying a memorylocation.<br>Computer performs all its task through the memory address.<br>CU of CPU sends memory address to all the components. So,<br>address bus is also uni-directional from CPU to all other<br>components. | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 4    | What is Local<br>Area Network<br>(LAN)?       | LAN or Local Area Network connects network devices in<br>such a way that personal computer and workstations can<br>share data, tools and programs.                                                                                                                                                                         | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 5    | Define<br>Metropolitan Area<br>Network (MAN)? | MAN or Metropolitan area Network covers a larger area than<br>that of a LAN and smaller area as compared to WAN. It<br>connects two or more computers that are apart but resides in<br>the same or different cities.                                                                                                       | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 6    | What is Wide<br>Area Network<br>(WAN)?        | WAN or Wide Area Network is a computer network that<br>extends over a large geographical area, although it might be<br>confined within the bounds of a state or country.                                                                                                                                                   | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 7    | Define Network<br>Topology?                   | This arrangement define the network layout or the structure<br>of the network in both the ways physically and logically<br>which enable communication between components of<br>network.                                                                                                                                    | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 8    | What is Point-to-<br>Point Topology?          | Point-to-Point is one of the simplest topology and basic<br>model of conventional telephony that provide permanent link<br>between two endpoints.                                                                                                                                                                          | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 9    | Define Bus<br>Topology?                       | Bus is a type of network topology in which all the devices<br>are connected to a main single cable called the bus. In other<br>words we can say a line connected to devices in the network.                                                                                                                                | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 10   | What is Ring<br>Topology?                     | Ring is a type of network topology in which all the devices<br>are connected in a closed loop and share data and resources<br>to their adjacent nodes.                                                                                                                                                                     | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 11   | Define Star<br>Topology ?                     | Star is a type of network topology in which all the devices<br>are connected to central hub through it communication take<br>place between devices. A central hub can be a router or<br>switch and all the devices are connected to central device<br>with point-to-point connection.                                      | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 12   | What is Tree<br>Topology?                     | Tree is a type of network topology that integrates the<br>advantages of both bus and star topology. Basically it<br>connect one star network with the another by the help of bus                                                                                                                                           | Remember        | CO 5 | CLO 17 | AEC010.17 |

| S.No | QUESTION                              | ANSWER                                                                                                                                                                                                                                                                                                                                                                                              | Blooms<br>Level | СО   | CLO    | CLO Code  |
|------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
|      |                                       | network and as many other star networks.                                                                                                                                                                                                                                                                                                                                                            |                 |      |        |           |
| 13   | Define Mesh<br>Topology?              | Mesh is a type of topology in which each of the network<br>node interconnected with one another and each node sends<br>signal as well as relay data from other nodes                                                                                                                                                                                                                                | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 14   | What is Strobe?                       | A pulse supplied to indicate the time at which data is being transmitted.                                                                                                                                                                                                                                                                                                                           | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 15   | Define<br>Handshaking?                | A control signal is transmitted along with the data; another signal is sent by the receiver.                                                                                                                                                                                                                                                                                                        | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 16   | What is Bus<br>Arbitration?           | The arbitration procedure comes into picture whenever there<br>are more than one processors requesting the services of bus.<br>Because only one unit may at a time be able to transmit<br>successfully over the bus, there is some selection mechanism                                                                                                                                              | Remember        | CO 5 | CLO 17 | AEC010.17 |
|      |                                       | is required to maintain such transfers. This mechanism is called as Bus Arbitration.                                                                                                                                                                                                                                                                                                                | U.              |      |        |           |
| 17   | Define<br>Distributed<br>Arbitration? | In distributed arbitration, all devices participate in the selection of the next bus master. In this scheme each device on the bus is assigned a4-bit identification number. The number of devices connected on the bus when one or more devices request for the control of bus, they assert the start-arbitration signal and place their 4-bit ID numbers on arbitration lines, ARB0 through ARB3. | Remember        | CO 5 | CLO 17 | AEC010.17 |
| 18   | What is<br>Interrupts?                | When I/O Device is ready, it sends the INTERRUPT signal<br>to processor via a dedicated controller line. Using interrupt<br>we are ideally eliminating WAIT period.                                                                                                                                                                                                                                 | Remember        | CO 5 | CLO 18 | AEC010.18 |
| 19   | Define Parallel<br>Port?              | It transfers data simultaneously to (or) from the device. It<br>uses multiple pin connector. Circuit is simple. Parallel port is<br>used to send (or) receive data having group of bits(8 bits or<br>16 bits)simultaneously.                                                                                                                                                                        | Remember        | CO 5 | CLO 18 | AEC010.18 |
| 20   | What is Serial port?                  | It transmits and receives data one bit at a time. For long distance, it is convenient and cost effective. It is used to transmit/ receive data serially. i.e one at a time. A key feature of an interface circuit in serial port is that it is capable of communicating in a bit-serial on the device side and in a bit-parallel on the bus side.                                                   | Remember        | CO 5 | CLO 18 | AEC010.18 |
| 21   | Define Input port?                    | Commonly used i/p device is a keyboard. A key is pressed ,<br>corresponding signal alters and encoder circuits generates<br>ASCII code for thecorresponding key.                                                                                                                                                                                                                                    | Remember        | CO 5 | CLO 18 | AEC010.18 |
| 22   | What is Output port?                  | The output port contains a data register DATA OUT and a status flag SOUT.SOUT set to 1- when output device ready to accept another character. When it is cleared to 0 then theprocessor load the data.                                                                                                                                                                                              | Remember        | CO 5 | CLO 18 | AEC010.18 |
| 23   | Define<br>Handshaking?                | The handshaking method solves the problem of strobe<br>method by introducing a second control signal thatprovides a<br>reply to the unit that initiates the transfer.                                                                                                                                                                                                                               | Remember        | CO 5 | CLO 18 | AEC010.18 |
| 24   | What is<br>Input/output<br>Processor? | An input-output processor (IOP) is a processor with direct<br>memory access capability. In this, the computersystem is<br>divided into a memory unit and number of processors. Each<br>IOP controls and manage the input-outputtasks.                                                                                                                                                               | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 25   | Define Process?                       | A process is basically a program in execution. The execution<br>of a process must progress in a sequential fashion. A process<br>is defined as an entity which represents the basic unit of<br>work to be implemented in the system.                                                                                                                                                                | Remember        | CO 5 | CLO 19 | AEC010.19 |

| S.No | QUESTION                                                     | ANSWER                                                                                                                                                                                                                                                                                                                                                   | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
| 26   | What is Process<br>Life Cycle?                               | When a process executes, it passes through different states.<br>These stages may differ in different operatingsystems, and<br>the names of these states are also not standardized.                                                                                                                                                                       | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 27   | Define Deadlock?                                             | Deadlocks are a set of blocked processes each holding a resource and waiting to acquire a resource heldby another process.                                                                                                                                                                                                                               | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 28   | What is Mutual Exclusion?                                    | Resources shared such as read-only files do not lead to<br>deadlocks but resources, such as printersand tape drives,<br>requires exclusive access by a single process.                                                                                                                                                                                   | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 29   | Define Hold and Wait?                                        | In this condition processes must be prevented from holding<br>one or more resources whilesimultaneously waiting for one<br>or more others.                                                                                                                                                                                                               | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 30   | What is Circular<br>Wait?                                    | Circular wait can be avoided if we number all resources, and<br>require that processes requestresources only in strictly<br>increasing(or decreasing) order.                                                                                                                                                                                             | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 31   | Define<br>Multiprocessors?                                   | A multiprocessor system is an interconnection of two or<br>more CPU's with memory and input- outputequipment.<br>Multiprocessors system are classified as multiple instruction<br>stream, multiple data streamsystems(MIMD).                                                                                                                             | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 32   | What is<br>Rollback?                                         | In situations where deadlock is a real possibility, the system<br>can periodically make a record of<br>the state of each process and when deadlock occurs, roll<br>everything back to the last checkpoint, and restart, but<br>allocating resources differently so that deadlock does not<br>occur.                                                      | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 33   | Define Tightly<br>Coupled<br>System/Shared<br>Memory?        | <ol> <li>Tasks and/or processors communicate in a highly<br/>synchronized fashion</li> <li>Communicates through a common global shared memory</li> <li>Shared memory system doesn't preclude each processor<br/>from having its own local memory(cachememory)</li> </ol>                                                                                 | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 34   | What is Loosely<br>Coupled<br>System/Distribute<br>d Memory? | <ol> <li>Tasks or processors do not communicate in a synchronized<br/>fashion.</li> <li>Communicates by message passing packets consisting of<br/>an address, the data content, and someerror detection code.</li> <li>Overhead for data exchange is high.</li> <li>Distributed memory system</li> </ol>                                                 | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 35   | Define Uniform<br>Memory?                                    | <ol> <li>All processors take the same time to reach all memory<br/>locations Nonuniform (NUMA) Memory.</li> <li>Memory access is not uniform.</li> </ol>                                                                                                                                                                                                 | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 36   | What is RISC processors?                                     | RISC (Reduced Instruction Set Computer) is used in portable<br>devices due to its power efficiency. For Example, Apple<br>iPod and Nintendo DS. RISC is a type of microprocessor<br>architecture that uses highlyoptimized set of instructions.                                                                                                          | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 37   | Define CISC<br>Processors?                                   | The CISC approach attempts to minimize the number of<br>instructions per program, sacrificing the number of cycles per<br>instruction. Computers based on the CISC architecture are<br>designed to decrease the memory cost.Because, the large<br>programs need more storage, thus increasing the memory<br>cost and large memory becomesmore expensive. | Remember        | CO 5 | CLO 19 | AEC010.19 |
| 38   | What is<br>Addressing                                        | Addressing modes are the manner in the data is accessed.<br>Depending upon the type of instruction applied, addressing                                                                                                                                                                                                                                   | Remember        | CO 5 | CLO 20 | AEC010.20 |

| S.No | QUESTION                                | ANSWER                                                                                                                                                                                                                                                                                     | Blooms<br>Level | CO   | CLO    | CLO Code  |
|------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----------|
|      | Modes?                                  | modes are of various types such as direct mode where<br>straight data is accessed or indirect mode where the location<br>of the data is accessed.                                                                                                                                          |                 |      |        |           |
| 39   | Define SIMD<br>Array Processors?        | SIMD is the organization of a single computer containing multiple processors operating in parallel.                                                                                                                                                                                        | Remember        | CO 5 | CLO 20 | AEC010.20 |
| 40   | What is<br>Vector(Array)<br>Processing? | There is a class of computational problems that are beyond<br>the capabilities of a conventional computer. Theseproblems<br>require vast number of computations on multiple data items,<br>that will take a conventionalcomputer(with scalar processor)<br>days or even weeks to complete. | Remember        | CO 5 | CLO 20 | AEC010.20 |

### Signature of the Faculty

HOD,ECE

